电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LF102436A-6.5TQLI

产品描述Cache SRAM, 1MX36, 6.5ns, CMOS, PDSO100, LEAD FREE, TQFP-100
产品类别存储    存储   
文件大小386KB,共20页
制造商Integrated Silicon Solution ( ISSI )
标准
下载文档 详细参数 全文预览

IS61LF102436A-6.5TQLI概述

Cache SRAM, 1MX36, 6.5ns, CMOS, PDSO100, LEAD FREE, TQFP-100

IS61LF102436A-6.5TQLI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码QFP
包装说明LSSOP, QFP100,.63X.87
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间6.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PDSO-G100
JESD-609代码e3
长度20 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LSSOP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式SMALL OUTLINE, LOW PROFILE, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.145 A
最小待机电流3.14 V
最大压摆率0.375 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度14 mm

文档预览

下载PDF文档
IS61LF102436A IS61VF102436A
IS61LF204818A IS61VF204818A
1M x 36, 2M x 18
36Mb SYNCHRONOUS FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• Power Supply
LF: V
dd
3.3V + 5%,
V
ddq
3.3V/2.5V + 5%
VF: V
dd
2.5V + 5%,
V
ddq
2.5V + 5%
• JEDEC 100-Pin TQFP and 165-pin PBGA pack-
ages.
• Lead-free available
APRIL 2008
DESCRIPTION
The
ISSI
IS61LF/VF102436A and IS61LF/VF204818A
are high-speed, low-power synchronous static RAMs de-
signed to provide burstable, high-performance memory for
communication and networking applications. The IS61LF/
VF102436A is organized as 1,048,476 words by 36 bits.
The IS61LF/VF204818A is organized as 2M-words by 18
bits. Fabricated with
ISSI
's advanced CMOS technology,
the device integrates a 2-bit burst counter, high-speed
SRAM core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
Byte write operation is performed by using byte write en-
able (BWE) input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Inter-
leave burst is achieved when this pin is tied HIGH or left
floating.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc.
Rev. B
04/17/08
1
8962的enet_io这个例程如接收POST方式上传的表单
请问哪位用过LM3S8962的enet_io这个例程接收网页用POST方法上传的表单,能否指点一下,不胜感激 留下本人QQ:446028087 本帖最后由 lee_jl 于 2010-9-28 20:01 编辑 ]...
lee_jl 微控制器 MCU
关于GPRS入门
我想学习基于ARM的GPRS数据传输,请问应该先看写什么书。关键是GPRS,ARM已经差不多了。谢谢!...
slamdunk 嵌入式系统
有谁知道如何驱动GD32F450z_EVAL开发板上的LCD屏幕吗?
一块GD32F450Z_EVAL开发板,板上带有3.5寸的LCD彩屏,官方的DEMO只找到了tli模式显示动画图片的示例,没有找到LCD模式写屏幕指定位置的相关代码,也不知道这块LCD屏幕使用的什么驱动芯片及其 ......
hujj GD32 MCU
C2000外围电路设计-光伏逆网逆变器
一、项目名称:光伏离网逆变器二、功能描述:光伏离网逆变器主要功能是白天给蓄电池充电,晚上蓄电池放电供负载使用,如太阳能路灯。这次设计的光伏离网逆变器是功率在500W,专门用于牧区的供电 ......
billjing 微控制器 MCU
永不停息的红舞步(二)-2
我很庆幸,2014年,我遇到了仿佛冥冥中注定的“取经人”,开始了让自己甘愿为它付出一切的事业,也就是我们现在在做的智能健康监测。回顾以前,一直到现在,我想可以结合我做的事情介绍一下我 ......
zjd01 工作这点儿事
万利的和英蓓特的STM32开发板哪个适合上手
感觉用万利的人要多好多,但是我比较熟悉keil环境,两者的价格都是199,...
losng stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1831  1140  844  13  908  6  58  5  4  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved