电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCH162721PV

产品描述SSOP-56, Tube
产品类别逻辑    逻辑   
文件大小87KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

74ALVCH162721PV概述

SSOP-56, Tube

74ALVCH162721PV规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明SSOP, SSOP56,.4
针数56
制造商包装代码PV56
Reach Compliance Codenot_compliant
JESD-30 代码R-PDSO-G56
JESD-609代码e0
负载电容(CL)50 pF
逻辑集成电路类型D FLIP-FLOP
最大频率@ Nom-Sup150000000 Hz
最大I(ol)0.012 A
湿度敏感等级1
功能数量20
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP56,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
电源3.3 V
Prop。Delay @ Nom-Sup4.3 ns
认证状态Not Qualified
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
触发器类型POSITIVE EDGE

文档预览

下载PDF文档
IDT74ALVCH162721
3.3V CMOS 20-BIT FLIP-FLOP WITH 3-STATE OUTPUTS
EXTENDED COMMERCIAL TEMPERATURE RANGE
3.3V CMOS 20-BIT
FLIP-FLOP WITH 3-STATE
OUTPUTS AND BUS-HOLD
IDT74ALVCH162721
FEATURES:
0.5 MICRON CMOS Technology
Typical t
SK(0)
(Output Skew) < 250ps
ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– 0.635mm pitch SSOP, 0.50mm pitch TSSOP,
and 0.40mm pitch TVSOP packages
– Extended commercial range of – 40°C to + 85°C
– V
CC
= 3.3V ± 0.3V, Normal Range
– V
CC
= 2.7V to 3.6V, Extended Range
– V
CC
= 2.5V ± 0.2V
– CMOS power levels (0.4µ W typ. static)
– Rail-to-Rail output swing for increased noise margin
Drive Features for ALVCH162721:
– Balanced Output Drivers: ±12mA
– Low switching noise
DESCRIPTION:
This 20-bit flip-flop is built using advanced dual metal CMOS technol-
ogy. The 20 flip-flops of the ALVCH162721 are edge-triggered D-type
flip-flops with qualified clock storage. On the positive transition of the
clock (CLK) input, the device provides true data at the Q outputs if the
clock-enable (CLKEN) input is low. If CLKEN is high, no data is stored.
A buffered output-enable (OE) input places the 20 outputs in either a
normal logic state (high or low) or a high-impedance state. In the high-
impedance state, the outputs neither load nor drive the bus lines
significantly. The high-impedance state and increased drive provide the
capability to drive bus lines without need for interface or pullup compo-
nents. OE does not affect the internal operation of the flip-flops. Old data
can be retained or new data can be entered while the outputs are in the
high-impedance state.
The ALVCH162721 has series resistors in the device output structure
which will significantly reduce line noise when used with light loads. This
driver has been designed to drive ±12mA at the designated threshold
levels.
The ALVCH162721 has “bus-hold” which retains the inputs’ last state
whenever the input goes to a high impedance. This prevents floating
inputs and eliminates the need for pull-up/down resistor.
APPLICATIONS:
3.3V High Speed Systems
3.3V and lower voltage computing systems
Functional Block Diagram
1
OE
CLK
56
CLKEN
29
CE
C1
2
Q
1
D
1
55
1D
To 19 Other Channels
EXTENDED COMMERCIAL TEMPERATURE RANGE
1
c
1999 Integrated Device Technology, Inc.
MARCH 1999
DSC-4566/-

74ALVCH162721PV相似产品对比

74ALVCH162721PV 74ALVCH162721PF
描述 SSOP-56, Tube TVSOP-56, Tube
Brand Name Integrated Device Technology Integrated Device Technology
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 SSOP TVSOP
针数 56 56
制造商包装代码 PV56 PF56
Reach Compliance Code not_compliant not_compliant
JESD-30 代码 R-PDSO-G56 R-PDSO-G56
JESD-609代码 e0 e0
负载电容(CL) 50 pF 50 pF
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP
最大频率@ Nom-Sup 150000000 Hz 150000000 Hz
最大I(ol) 0.012 A 0.012 A
湿度敏感等级 1 1
功能数量 20 20
端子数量 56 56
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP TSSOP
封装等效代码 SSOP56,.4 TSSOP56,.25,16
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 4.3 ns 4.3 ns
认证状态 Not Qualified Not Qualified
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.635 mm 0.4 mm
端子位置 DUAL DUAL
触发器类型 POSITIVE EDGE POSITIVE EDGE

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2694  782  1004  43  2727  12  45  42  37  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved