电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT64LC10JI-TE13

产品描述EEPROM, 64X16, Serial, CMOS, PDSO8, SOIC-8
产品类别存储    存储   
文件大小60KB,共9页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT64LC10JI-TE13概述

EEPROM, 64X16, Serial, CMOS, PDSO8, SOIC-8

CAT64LC10JI-TE13规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP, SOP8,.25
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性SPI BUS SERIAL INTERFACE; AUTOMATIC WRITE
最大时钟频率 (fCLK)1 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.9 mm
内存密度1024 bit
内存集成电路类型EEPROM
内存宽度16
功能数量1
端子数量8
字数64 words
字数代码64
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64X16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
电源3/5 V
认证状态Not Qualified
座面最大高度1.75 mm
串行总线类型SPI
最大待机电流0.000003 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
最长写入周期时间 (tWC)10 ms
写保护HARDWARE/SOFTWARE

文档预览

下载PDF文档
CAT64LC10/20/40
1K/2K/4K-Bit SPI Serial E
2
PROM
FEATURES
s
SPI Bus Compatible
s
Low Power CMOS Technology
s
2.5V to 6.0V Operation
s
Self-Timed Write Cycle with Auto-Clear
s
Hardware Reset Pin
s
Hardware and Software Write Protection
s
Commercial, Industrial and Automotive
Temperature Ranges
s
Power-Up Inadvertant Write Protection
s
RDY/BSY Pin for End-of-Write Indication
BSY
s
1,000,000 Program/Erase Cycles
s
100 Year Data Retention
DESCRIPTION
The CAT64LC10/20/40 is a 1K/2K/4K-bit Serial E
2
PROM
which is configured as 64/128/256 registers by 16 bits.
Each register can be written (or read) serially by using
the DI (or DO) pin. The CAT64LC10/20/40 is manufac-
tured using Catalyst’s advanced CMOS E
2
PROM float-
ing gate technology. It is designed to endure 1,000,000
program/erase cycles and has a data retention of 100
years. The device is available in 8-pin DIP or SOIC
packages.
PIN CONFIGURATION
DIP Package (P)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
RDY/BUSY
RESET
GND
SOIC Package (J)
RDY/BUSY
VCC
CS
SK
1
2
3
4
8
7
6
5
RESET
GND
DO
DI
SOIC Package (S)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
RDY/BUSY
RESET
GND
5064 FHD F01
PIN FUNCTIONS
Pin Name
CS
SK
DI
DO
V
CC
GND
RESET
RDY/BUSY
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
+2.5V to +6.0V Power Supply
Ground
Reset
Ready/BUSY Status
BLOCK DIAGRAM
VCC
GND
MEMORY ARRAY
64/128/256 x 16
ADDRESS
DECODER
DATA
REGISTER
DI
RESET
CS
MODE DECODE
LOGIC
OUTPUT
BUFFER
SK
CLOCK
GENERATOR
DO
RDY/BUSY
64LC10/20/40 F02
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25057-00 3/98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1197  307  729  1765  276  27  59  56  30  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved