电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V3613L15PQFG

产品描述Bi-Directional FIFO, 64X36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132
产品类别存储    存储   
文件大小258KB,共26页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT72V3613L15PQFG概述

Bi-Directional FIFO, 64X36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132

IDT72V3613L15PQFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明GREEN, PLASTIC, QFP-132
针数132
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
其他特性MAIL BOX BYPASS REGISTER
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G132
JESD-609代码e3
长度24.13 mm
内存密度2304 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度36
功能数量1
端子数量132
字数64 words
字数代码64
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64X36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BQFP
封装等效代码SPQFP132,1.1SQ
封装形状SQUARE
封装形式FLATPACK, BUMPER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.0005 A
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.13 mm

文档预览

下载PDF文档
3.3 VOLT CMOS CLOCKED FIFO WITH
BUS-MATCHING AND BYTE SWAPPING
64 x 36
FEATURES:
IDT72V3613
64 x 36 storage capacity FIFO buffering data from Port A to Port B
Supports clock frequencies up to 83MHz
Fast access times of 8ns
Free-running CLKA and CLKB may be asynchronous or
coincident (permits simultaneous reading and writing of data on
a single clock edge)
Mailbox bypass registers in each direction
Dynamic Port B bus sizing of 36 bits (long word), 18 bits (word),
and 9 bits (byte)
Selection of Big- or Little-Endian format for word and byte bus
sizes
Three modes of byte-order swapping on Port B
Programmable Almost-Full and Almost-Empty flags
Microprocessor interface control logic
FF
,
AF
flags synchronized by CLKA
EF
,
AE
flags synchronized by CLKB
Passive parity checking on each Port
Parity Generation can be selected for each Port
Available in 132-pin plastic quad flat package (PQF), or space
saving 120-pin thin quad flat package (TQFP)
Pin and functionally compatible version of the 5V operating
IDT723613
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V3613 is a pin and functionally compatible version of the
IDT723613, designed to run off a 3.3V supply for exceptionally low-power
consumption. This device is a monolithic, high-speed, low-power, CMOS
synchronous (clocked) FIFO memory which supports clock frequencies up to
83 MHz and has read-access times as fast as 8 ns. The 64 x 36 dual-port SRAM
FIFO buffers data from port A to port B. The FIFO operates in IDT Standard
mode and has flags to indicate empty and full conditions, and two programmable
flags, Almost-Full (AF) and Almost-Empty (AE), to indicate when a selected
number of words is stored in memory. FIFO data on port B can be output in 36-
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
Port-A
Control
Logic
Parity
Gen/Check
MBF1
PEFB
PGB
Bus-Matching and
Output
Byte Swapping
Register
RST
ODD/
EVEN
Mail 1
Register
Parity
Generation
Input
Register
RAM ARRAY
64 x 36
Output
Register
Device
Control
36
64 x 36
36
Write
Pointer
FF
AF
FIFO
Read
Pointer
B
0
- B
35
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
PGA
PEFA
MBF2
Programmable
Flag Offset
Registers
Port-B
Port-B
Control
Control
Logic
Logic
Parity
Gen/Check
Mail 2
Register
EF
AE
CLKB
CSB
W/RB
ENB
BE
SIZ0
SIZ1
SW0
SW1
4661 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
JUNE 2005
DSC-4661/2
1
2005
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V3613L15PQFG相似产品对比

IDT72V3613L15PQFG IDT72V3613L15PFG IDT72V3613L12PQFG IDT72V3613L12PFG IDT72V3613L20PFG IDT72V3613L20PQFG
描述 Bi-Directional FIFO, 64X36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 Bi-Directional FIFO, 64X36, 10ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120 Bi-Directional FIFO, 64X36, 8ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 Bi-Directional FIFO, 64X36, 8ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120 Bi-Directional FIFO, 64X36, 12ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120 Bi-Directional FIFO, 64X36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合 符合
零件包装代码 QFP QFP QFP QFP QFP QFP
包装说明 GREEN, PLASTIC, QFP-132 LFQFP, QFP120,.63SQ,16 GREEN, PLASTIC, QFP-132 LFQFP, QFP120,.63SQ,16 LFQFP, QFP120,.63SQ,16 GREEN, PLASTIC, QFP-132
针数 132 120 132 120 120 132
Reach Compliance Code compliant unknow compliant unknown unknown compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 10 ns 10 ns 8 ns 8 ns 12 ns 12 ns
其他特性 MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER MAIL BOX BYPASS REGISTER
最大时钟频率 (fCLK) 66.7 MHz 66.7 MHz 83 MHz 83 MHz 50 MHz 50 MHz
周期时间 15 ns 15 ns 12 ns 12 ns 20 ns 20 ns
JESD-30 代码 S-PQFP-G132 S-PQFP-G120 S-PQFP-G132 S-PQFP-G120 S-PQFP-G120 S-PQFP-G132
JESD-609代码 e3 e3 e3 e3 e3 e3
长度 24.13 mm 14 mm 24.13 mm 14 mm 14 mm 24.13 mm
内存密度 2304 bit 2304 bi 2304 bit 2304 bit 2304 bit 2304 bit
内存集成电路类型 BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO
内存宽度 36 36 36 36 36 36
功能数量 1 1 1 1 1 1
端子数量 132 120 132 120 120 132
字数 64 words 64 words 64 words 64 words 64 words 64 words
字数代码 64 64 64 64 64 64
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
组织 64X36 64X36 64X36 64X36 64X36 64X36
可输出 YES YES YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BQFP LFQFP BQFP LFQFP LFQFP BQFP
封装等效代码 SPQFP132,1.1SQ QFP120,.63SQ,16 SPQFP132,1.1SQ QFP120,.63SQ,16 QFP120,.63SQ,16 SPQFP132,1.1SQ
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, BUMPER FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, BUMPER FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, BUMPER
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 260 260 260
电源 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.572 mm 1.6 mm 4.572 mm 1.6 mm 1.6 mm 4.572 mm
最大待机电流 0.0005 A 0.0005 A 0.0005 A 0.0005 A 0.0005 A 0.0005 A
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.4 mm 0.635 mm 0.4 mm 0.4 mm 0.635 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30
宽度 24.13 mm 14 mm 24.13 mm 14 mm 14 mm 24.13 mm
厂商名称 IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Base Number Matches - 1 1 1 1 1
分享好书:TMS320F2812 Digital Signal Processor Implementation Tutorial
本信息来自合作QQ群:电子工程师技术交流(12425841) 群主在坛子ID:Kata 48748 Welcome to the Texas Instruments TMS320F2812 Tutorial. This material is intended to be used as a s ......
kata Microchip MCU
关于网络速度测试的疑问?
最近几天测试了一下开发板中网络速度,使用的是xilinxFPGA(microblaze 50m)嵌入petalinux,别一端为PC机,使用软件监听数据,发现当设置发送时间为1MS,这个时候发现有数据丢失现象,windows ......
daicheng 嵌入式系统
5G 射频前端的终局之战:毫米波
在上周于苏州举办的射频设计与测试论坛上,Qorvo 公司高级销售经理赵玉龙发表了一个题为《5G 射频前端的终局之战:毫米波》的演讲。 他首先指出,在最近几年,随着 5G 的到来,整个射频前端 ......
兰博 无线连接
TMDSHVMTRPFCKIT安装28335板卡问题
我买了一套TMDSHVMTRPFCKIT,随设备来的有28035和28335,前一段时间一直用的28035,尝试安装28335的时候板子上模块的LD1和LD2都亮了,而28035这两个应该是过流指示,一般是不亮的,不知是什 ......
wangxi 微控制器 MCU
样片申请问题
本人去年12月底或者今年1月初,通过利达尔申请了一片430F149的样片,上海给我打电话说我通过利达尔申请的样片已经发出,后来得到回复是在利达尔的员工手里。时间已经快到2月了,到现在毛还没有 ......
jw072315 微控制器 MCU
ISE中调用DDR2IP核仿真的问题
我在ISE中调用了DDR2 IP核 里边有一个示例可以仿真 我想按照我的输入要求改变其中的一些输入比如写端口的控制 wr_en wr_data cmd_addr 之类的能不能实现?要如何实现?请各位高手赐教!!!...
碧水2012 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1191  1952  1871  1056  2145  24  40  38  22  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved