电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24WC05WI-1.8

产品描述EEPROM, 512X8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, SOIC-8
产品类别存储    存储   
文件大小513KB,共9页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准
下载文档 详细参数 全文预览

CAT24WC05WI-1.8概述

EEPROM, 512X8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, SOIC-8

CAT24WC05WI-1.8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP, SOP8,.25
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.4 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
I2C控制字节1010DDMR
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度4.9 mm
内存密度4096 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)260
电源2/5 V
认证状态Not Qualified
座面最大高度1.75 mm
串行总线类型I2C
最大待机电流9e-7 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)1.8 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度3.9 mm
最长写入周期时间 (tWC)10 ms
写保护HARDWARE

文档预览

下载PDF文档
CAT24WC03/05
2K/4K-Bit Serial EEPROM with Partial Array Write Protection
(CAT24WC03 not recommended for new designs. See CAT24FC03 data sheet.)
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
FEATURES
400 kHz I
2
C bus compatible*
1.8 to 6.0 volt operation
Low power CMOS technology
Write protect feature
Self-timed write cycle with auto-clear
1,000,000 Program/Erase cycles
100 Year data retention
8-pin DIP, 8-pin SOIC, 8-lead MSOP and 8-pin
TSSOP Package
Commercial, industrial and automotive
–Top 1/2 array protected when WP at V
IH
16-Byte page write buffer
temperature ranges
"Green" package options available
DESCRIPTION
The CAT24WC03/05 is a 2K/4K-bit Serial CMOS
EEPROM internally organized as 256/512 words of 8
bits each. Catalyst’s advanced CMOS technology sub-
stantially reduces device power requirements. The
CAT24WC03/05 features a 16-byte page write buffer.
The device operates via the I
2
C bus serial interface, has
a special write protection feature, and is available in 8-
pin DIP or 8-pin SOIC packages.
PIN CONFIGURATION
DIP Package (P)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
A0
A1
A2
VSS
BLOCK DIAGRAM
SOIC Package (J)
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
SENSE AMPS
SHIFT REGISTERS
MSOP Package (R)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
TSSOP Package (U)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
SDA
VCC
WP
SCL
SDA
WP
CONTROL
LOGIC
START/STOP
LOGIC
XDEC
E
2
PROM
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
Function
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +6.0V Power Supply
Ground
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
DATA IN STORAGE
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1005, Rev. C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1090  2378  1677  605  1256  22  48  34  13  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved