电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24FC32AJI-TE13REVA

产品描述EEPROM, 4KX8, Serial, CMOS, PDSO8, 0.150 INCH, SOIC-8
产品类别存储    存储   
文件大小599KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24FC32AJI-TE13REVA概述

EEPROM, 4KX8, Serial, CMOS, PDSO8, 0.150 INCH, SOIC-8

CAT24FC32AJI-TE13REVA规格参数

参数名称属性值
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.4 MHz
JESD-30 代码R-PDSO-G8
长度4.9 mm
内存密度32768 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度1.75 mm
串行总线类型I2C
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.8 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度3.9 mm
最长写入周期时间 (tWC)5 ms

文档预览

下载PDF文档
CAT24FC32A
32K-Bit Fast Mode I
2
C Serial CMOS EEPROM
FEATURES
I
Fast mode I
2
C bus compatible*
I
Max clock frequency:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
I
Output slope control to eliminate ground
bounce
I
Zero standby current
I
Industrial temperature range
I
1,000,000 program/erase cycles
I
100 years data retention
400 kHz for V
CC
=1.8V to 3.6V
I
Hardware write protect for entire array
I
Cascadable for up to eight devices
I
32-Byte page or byte write modes
I
Self-timed write cycle with autoclear
I
5 ms max write cycle time
I
Random and sequential read modes
I
Schmitt trigger and spike suppression at SDA
I
8-pin PDIP, 8-pin SOIC (150 and 200 mil) and
8-pin TSSOP packages
I
"Green" package options available
and SCL inputs
DESCRIPTION
The CAT24FC32A is a 32K-bit Serial CMOS EEPROM
internally organized as 4Kx8 bits. The device is
compatible with Fast-mode I
2
C bus specification and
operates down to 1.8V with a bit rate up to 400 kbit/s.
Extended addressing capability allows up to 8 devices
to share the same bus. Catalyst's advanced CMOS
technology substantially reduces device power
PIN CONFIGURATION
DIP Package (P, L)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
SOIC Package (J,W) (K, X)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
i
D
c
s
VCC
WP
SCL
SDA
A0
A1
A2
VSS
TSSOP Package (U, Y)
1
2
3
4
i
t
n
o
8
7
6
5
u
n
VCC
WP
SCL
SDA
VCC
VSS
SDA
WP
requirements. The device is optimized for high
performance applications, where low power, low voltage
and high speed operation are required.
CAT24FC32A is available in 8-pin DIP, 8-pin SOIC
(JEDEC and EIAJ) and 8-pin TSSOP packages.
d
e
a
P
t
r
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
256
START/STOP
LOGIC
XDEC
CONTROL
LOGIC
128
EEPROM
128 X 256
DATA IN STORAGE
HIGH VOLTAGE/
TIMING CONTROL
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1048, Rev. E

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 703  1658  1266  748  152  47  23  54  49  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved