电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72241L25PFGI

产品描述FIFO, 4KX9, 15ns, Synchronous, CMOS, PQFP32, GREEN, TQFP-32
产品类别存储    存储   
文件大小133KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72241L25PFGI概述

FIFO, 4KX9, 15ns, Synchronous, CMOS, PQFP32, GREEN, TQFP-32

IDT72241L25PFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP, QFP32,.35SQ,32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间15 ns
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度36864 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大压摆率0.035 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2006
FEBRUARY 2006
DSC-2655/4
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
晓刚色环电阻电阻值小程序
晓刚色环电阻电阻值小程序本程序比较简单比较适合像我这样的初学者使用...
fighting 模拟电子
lpc824的官方例程freertos_blink能用吗?
我下载了NXP的lpcopen_3_02_keil_iar_nxp_lpcxpresso_824程序,可是这程序里的freertos_blink不能用。我用的keil和自制的板子。板子只有一个led,串口的引脚和样板不一样。我只是改了一下LED的 ......
bigbat NXP MCU
毕设难题紧急求助!~谢谢各位了,有关430f149读SD卡 给 vs1003 播放的!
基本已经实现了 ,但是现在有个很大的问题就是SD卡和1003的SPI都是软件模拟的,播放起来非常非常卡,勉强能听出来点调,32K的MP3文件。这个怎么解决?是因为IO模拟sPI速度太慢了么?晶振是8m的 ......
qinxuanqx 微控制器 MCU
易电源学习 电容电感问题
早上做易电源的拼图第一关,都选好了,就一个原理图中的L1没有对应的实图,L1应该是个滤波电感,但实图中剩下的就是一个电容,还是小容值的陶瓷电容,以为是bug,就没选这个,提交后果断显示60 ......
fengkb 模拟与混合信号
NUCLEO_G431RB测评——by viphotman
@viphotman NUCLEO_G431RB测评 入手G431 NUCLEO_G431RB测评 添加UART NUCLEO_G431RB测评-UART疑问 NUCLEO-G431RB测评 使用库做FFT ...
okhxyyo stm32/stm8
VS2005开发的程序在wince5.0上不能直接运行,需要什么DLL?
我使用c#,写了一段代码,在wince上运行,发现一个问题,就是生成的EXE不可以在wince上直接运行,必须在使用VS开发环境来运行(只要使用开发环境运行一次,后面几次就可以直接运行我的EXE了), ......
sys680 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2008  1093  1963  2622  2539  49  28  43  2  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved