电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72240L10TPG

产品描述FIFO, 4KX8, 6.5ns, Synchronous, CMOS, PDIP28, 0.300 INCH, THIN, PLASTIC, DIP-28
产品类别存储    存储   
文件大小95KB,共11页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72240L10TPG概述

FIFO, 4KX8, 6.5ns, Synchronous, CMOS, PDIP28, 0.300 INCH, THIN, PLASTIC, DIP-28

IDT72240L10TPG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明DIP, DIP28,.3
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间6.5 ns
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码R-PDIP-T28
JESD-609代码e3
长度34.671 mm
内存密度32768 bit
内存集成电路类型OTHER FIFO
内存宽度8
功能数量1
端子数量28
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4KX8
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.005 A
最大压摆率0.04 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm

文档预览

下载PDF文档
CMOS SyncFIFO™
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8 and 4,096 x 8
FEATURES:
IDT72420
IDT72200
IDT72210
IDT72220
IDT72230
IDT72240
DESCRIPTION:
The IDT72420/72200/72210/72220/72230/72240 SyncFIFO™ are very
high-speed, low-power First-In, First-Out (FIFO) memories with clocked
read and write controls. These devices have a 64, 256, 512, 1,024, 2,048,
and 4,096 x 8-bit memory array, respectively. These FIFOs are applicable
for a wide variety of data buffering needs, such as graphics, Local Area
Networks (LANs), and interprocessor communication.
These FIFOs have 8-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and a Write Enable pin (WEN).
Data is written into the Synchronous FIFO on every clock when
WEN
is
asserted. The output port is controlled by another clock pin (RCLK) and a
Read Enable pin (REN). The Read Clock can be tied to the Write Clock for
single clock operation or the two clocks can run asynchronous of one
another for dual clock operation. An Output Enable pin (OE) is provided on
the read port for three-state control of the output.
These Synchronous FIFOs have two endpoint flags, Empty (EF) and Full
(FF). Two partial flags, Almost-Empty (AE) and Almost-Full (AF), are
provided for improved system control. The partial (AE) flags are set to
Empty+7 and Full-7 for
AE
and
AF
respectively.
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
64 x 8-bit organization (IDT72420)
256 x 8-bit organization (IDT72200)
512 x 8-bit organization (IDT72210)
1,024 x 8-bit organization (IDT72220)
2,048 x 8-bit organization (IDT72230)
4,096 x 8-bit organization (IDT72240)
10 ns read/write cycle time (IDT72420/72200/72210/72220/72230/
72240)
Read and Write Clocks can be asynchronous or coincidental
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Almost-Empty and Almost-Full flags set to Empty+7 and Full-7,
respectively
Output enable puts output data bus in high-impedance state
Produced with advanced submicron CMOS technology
Available in 28-pin 300 mil plastic DIP
For surface mount product please see the IDT72421/72201/72211/
72221/72231/72241 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D0 - D7
WCLK
WEN
INPUT REGISTER
FLAG
LOGIC
RAM ARRAY
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8, 4,096 x 8
EF
AE
AF
FF
WRITE CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
OE
Q0 - Q7
REN
2680 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2006
DSC-2680/4
©2006
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
1
PCM1801
我现在做音、视频信号的采集压缩,请教各位大侠: pcm1801 的三个时钟信号从何处取得,之间如何匹配同步? 我的想法是,时钟信号由施密特反相触发器来实现,在触发器的输入和输出端接一个电 ......
sunnyzeng1 嵌入式系统
FPGA对MCP2515的应用
各位学长、大神好, 学弟现在在做fpga的毕设课题,涉及到利用MCP2515的SPI口转CAN通讯,从而实现两个FPGA的数据通信。 有大神做过这方面的应用嘛?求一份最好是VHDL的例程 ......
张子铭 FPGA/CPLD
U盘进水了应该怎么处理,为什么?
那天听说@okhxyyo 的U盘进水了很着急,看到大家给出的主意就想搞清为什么要这样做,这样做的原理是什么,这不,在网上找到了这个: U盘自身不带电,掉进水里也不会发生短路,如能正确脱水,一 ......
eric_wang 聊聊、笑笑、闹闹
MSP430用户手册中Timer0_A3信号接线问题
比如输入引脚编号和输出引脚编号P1.1-3什么意思...
fdjk 微控制器 MCU
PCB元器件封装中如何按实际距离放置焊盘
请问下如何在PCB元器件封装中如何按实际距离放置焊盘,就像在CAD中画线一样? 谢谢...
chenxp2010 PCB设计
Winlnet下编程问题
这么一段程序,在模拟器上运行,想访问https类型的网址,但是到了HttpSendRequest函数时,总返回错误,请高手指点,下面是函数红色部分是出错的地方: void CwininetTestDlg::OnBnClickedBut ......
ATMEGA_007 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1108  238  885  2889  1186  21  53  24  54  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved