电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3556S100BQG8

产品描述ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165
产品类别存储    存储   
文件大小637KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71V3556S100BQG8概述

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165

IDT71V3556S100BQG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codeunknown
最长访问时间5 ns
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.25 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V3556S/XS
IDT71V3558S/XS
IDT71V3556SA/XSA
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
FEBRUARY
2009
1
©2006 Integrated Device Technology, Inc.
DSC-5281/09
【急求】现金5000RMB急求pci转8串口TTL设计
【急求】现金5000RMB急求pci转8串口TTL设计 要求: 制作一块pci板卡,可以在“设备管理器”里面扩展出8个串口,对应控制8路TTL电平收发设备。速率要求低。19200波特率。 目前市面上 ......
xheshui 嵌入式系统
从零开始学FPGA我的第十个实验(记录一下)
本帖最后由 ihalin 于 2016-8-22 12:35 编辑 手头刚好有块高速 AD/DA 模块,用锆石A4来驱动他产生正弦波,在手上都快发霉了:Cry:。 实验:将正玄波数据存储在IP核构建ROM中,从ROM中读出数 ......
ihalin FPGA/CPLD
生命之路电路图
刚刚看到一个生命之路电路图,觉得有点诙谐,,,转图到此,,呵呵 朋友和餐厅是谐振电路,无论考不考试,都是必须的.而女朋友则是旁路,开关一关就无电流经过. 109794 本帖最后由 qwqwqw2 ......
qwqwqw2088 聊聊、笑笑、闹闹
wifi无委测试软件
硬件:PXA310+sido8686:系统wince6.0wifi已经调试通过了,可以正常联网。现在整个终端去无委过认证。wifi需要测试传导杂散等参数,需要终端上有一个小软件配合测试。软件要求可以控制ch power ......
dragoniye 嵌入式系统
[RTT&瑞萨高性能 CPK-RA6M4] 4、SPI驱动OLED评测
本帖最后由 kit7828 于 2022-6-2 10:34 编辑 一、开发板硬件功能及外设介绍 瑞萨RA6M4的硬件手册中,对SPI部分的描述可以知道,该系列MCU的SPI资源为SPI0和SPI1 610229 610230在FSP的 ......
kit7828 瑞萨MCU/MPU
基于51单片机的8*8*8光立方程序及硬件原理
STC12F2K60S2的光立方源程序及焊接方法 ...
FLY--小强 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 891  33  658  2726  1094  5  46  38  58  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved