电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531AB336M000BGR

产品描述LVPECL Output Clock Oscillator, 336MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531AB336M000BGR概述

LVPECL Output Clock Oscillator, 336MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AB336M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率336 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
TMS320C66x学习笔记之内联指令
/*****************************************************************************/ /* C6X.H v7.4.12 */ /***************** ......
fish001 DSP 与 ARM 处理器
这个电路图功率怎么加大呢
84549这是无线话筒电路图...
boofeng2002 模拟电子
DIY冰墩墩作品汇总
活动详情:https://bbs.eeworld.com.cn/thread-1196535-1-1.html 各家冰墩墩秀场 @Newhor 【DIY冰墩墩】+带NFC功能的冰墩墩 @eew_l7yuMb 【DIY冰墩墩】+限量版自制墩墩 ......
okhxyyo DIY/开源硬件专区
论坛新功能上线,指路个人中心,大家猜出来了吗?
大家好呀,我“胡汉三”又回来啦~~~假期愉快,开工愉快~~小伙伴们,管仔结束假期模式,开启努力工作打工挣钱模式啦~你们开工了吗????? 放假前,管管我发帖让大家猜猜上线的新 ......
okhxyyo 聊聊、笑笑、闹闹
ttl 高电平,输出500V;低电平,输出-5V切换
输入有 12v 500v -5v 怎么实现, 有偿 ...
山山东 电源技术
PCB布局求助。
请大家帮忙指导下,在从原理图导到PCB时,有时元器件比较多,会超出显示的范围,那样元器件就会到处都是,有的很难集中,还有就是~有几个通道都是一样的,在布好一个通道之后怎么复制出其他通 ......
dandanyuan PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1449  446  1702  1033  852  41  32  25  26  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved