电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531SC476M000DGR

产品描述LVDS Output Clock Oscillator, 476MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531SC476M000DGR概述

LVDS Output Clock Oscillator, 476MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SC476M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率476 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
低频纹波、高频纹波、环路纹波、共模噪声、谐振噪声!
低频纹波 低频纹波是与输出电路的滤波电容容量相关。由于开关电源体积的限制,电解电容的容量不可能无限制地增加,导致输出低频纹波的残留,该输出纹波频率随整流电路方式的不同而不同。 一般 ......
木犯001号 电源技术
一句verilog的代码看不懂,望高手解释~~~
while(test==2) @(t_cpu.m_adr.pc_addr)//fixed if((t_cpu.m_adr.pc_addr%2==1)&&(t_cpu.m_adr.fetch==1)) begin #60PC_addr<=t_cpu.m_adr.pc_addr-1; I ......
pxpwoa FPGA/CPLD
TMS320F28035的汇编手册
TMS320F28035的汇编手册在哪可以找到啊?...
l0700830216 微控制器 MCU
画原理图库的时候,引脚上的十字光标对着元器件还是对外?
如图,参照书上说这个光标有电气效应,要对着元器件,但是对照着比人的原理图感觉和他们反了,到底对着哪? 169823 ...
面纱如雾 PCB设计
RaiseException 如何解决
各位好:我的平台基于WINCE5.0 上面有带CF 的WIFI.一旦无线网卡连接上网络,我打开Explorer 没有下面的错误信息出现。如果拔掉网卡,在打开EXPLORER 就会出现下面的信息,请问如何解决 谢谢 ......
5586 嵌入式系统
请问epf10k10lc84-4外围电路怎么接?
有哪位朋友用过epf10k10lc84-4,请问它的外围基本电路怎么接? 有知道的朋友麻烦整点资料,不胜感激啊~~~~~~~~...
open82977352 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 122  66  939  1832  1428  58  22  28  8  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved