电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

723613L20PQFI8

产品描述PQFP-132, Reel
产品类别存储    存储   
文件大小557KB,共27页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

723613L20PQFI8概述

PQFP-132, Reel

723613L20PQFI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PQFP
包装说明QFP,
针数132
制造商包装代码PQ132
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间12 ns
周期时间20 ns
JESD-30 代码S-PQFP-G132
JESD-609代码e0
长度24.13 mm
内存密度2304 bit
内存宽度36
湿度敏感等级3
功能数量1
端子数量132
字数64 words
字数代码64
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64X36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)225
座面最大高度4.57 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度24.13 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS CLOCKED FIFO WITH
BUS-MATCHING AND
BYTE SWAPPING 64 x 36
FEATURES
IDT723613
OBSOLETE PART
Free-running CLKA and CLKB may be asynchronous or
coincident (permits simultaneous reading and writing of data on
a single clock edge)
64 x 36 storage capacity FIFO buffering data from Port A to
Port B
Mailbox bypass registers in each direction
Dynamic Port B bus sizing of 36 bits (long word), 18-bits (word),
and 9 bits (byte)
Selection of Big- or Little-Endian format for word and byte bus
sizes
Three modes of byte-order swapping on Port B
Programmable Almost-Full and Almost-Empty flags
Microprocessor interface control logic
FF, AF
flags synchronized by CLKA
EF, AE
flags synchronized by CLKB
Passive parity checking on each Port
Parity Generation can be selected for each Port
Supports clock frequencies up to 67 MHz
Fast access times of 10 ns
Available in 132-pin quad flatpack (PQFP) or space-saving
120-pin thin quad flatpack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see orderng information
DESCRIPTION
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
RST
ODD/
EVEN
Bus-Matching and
Output
Byte Swapping
Register
Parity
Generation
Input
Register
RAM ARRAY
64 x 36
Output
Register
Device
Control
FF
AF
FS
0
FS
1
A
0
- A
35
PGA
PEFA
MBF2
R
T O
R F
A D
P E
E D
T N
S
E E
N
L M
O M SIG
S
B O DE
O EC
R EW
T N
O
N
Port-A
Control
Logic
Mail 1
Register
Parity
Gen/Check
MBF1
PEFB
PGB
36
The IDT723613 is a monolithic, high-speed, low-power, CMOS synchro-
nous (clocked) FIFO memory which supports clock frequencies up to 67 MHz
and has read-access times as fast as 10 ns. The 64 x 36 dual-port SRAM FIFO
buffers data from port A to port B. The FIFO has flags to indicate empty and full
conditions, and two programmable flags, Almost-Full (AF) and Almost-Empty
(AE), to indicate when a selected number of words is stored in memory. FIFO
data on port B can be output in 36-bit, 18-bit, and 9-bit formats with a choice of
big- or Little-Endian configurations. Three modes of byte-order swapping are
possible with any bus-size selection. Communication between each port can
bypass the FIFO via two 36-bit mailbox registers. Each mailbox register has
64 x 36
36
Write
Pointer
Read
Pointer
B
0
- B
35
Status Flag
Logic
FIFO
Programmable
Flag Offset
Registers
Port-B
Port-B
Control
Control
Logic
Logic
Parity
Gen/Check
Mail 2
Register
3145 drw01
EF
AE
CLKB
CSB
W/RB
ENB
BE
SIZ0
SIZ1
SW0
SW1
IDT and the IDT logo are registered trademarks of Integrated Device Technology Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JANUARY 2009
DSC-3145/3
© 2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1282  2783  499  2264  780  30  10  56  2  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved