电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V251L20JG8

产品描述FIFO, 8KX9, 12ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小153KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V251L20JG8概述

FIFO, 8KX9, 12ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

IDT72V251L20JG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明QCCJ,
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间12 ns
周期时间20 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.9954 mm
内存密度73728 bit
内存宽度9
功能数量1
端子数量32
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度3.55 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.4554 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-bit
memory array, respectively. These FIFOs are applicable for a wide variety of
data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every rising
clock edge when the Write Enable pins are asserted. The output port is
controlled by another clock pin (RCLK) and two Read Enable pins (REN1,
REN2).
The Read Clock can be tied to the Write Clock for single clock
operation or the two clocks can run asynchronous of one another for dual-
clock operation. An Output Enable pin (OE) is provided on the read port
for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using IDT's high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4092/3
LM3S9B96芯片flash被锁了,应该如何修复?
JLINK下载报错: Could not initialize target device! Please power cycle the board and try again. 是不是LM3S9B96芯片flash被锁了,应该如何修复?...
qujian112 微控制器 MCU
找工作!
六年WinCE开发经验,都是基于arm架构的。 两年winCE下的网络开发,socket 编程,两年WinCE手机开发,ril部分,两年WinCE手机BSP开发! 值多少钱? 本人在北京 联系方式:wincebsp@sina.c ......
christina.feng 嵌入式系统
ifx-49(Blackfin DSP) 音频专用玩家 最合适
无图无真相,先上图, 有用过的朋友吗? ...
5525 ADI 工业技术
敢问:这里有qq群吗
如题,提供下...
594fqj 模拟电子
运算放大器-同相放大器
如图所示是同相电压放大器。注意输入电压Vi加在同相输入端,因为输入端电压几乎是零,Vi实际上也就是反相输入端电压,因此,反相输入端的KCL方程是:Vi/Ra+(Vi-Vo)Rf = 0,导出Vo = (1+Rf/Ra)*V ......
fish001 模拟与混合信号
用BSL给430f169烧写程序需要连接哪些引脚?
单片机用的是430f169,之前一直在开发板上烧写程序进行测试。 但是做到板子上面之后,不知道需要预留哪些引脚用来烧写程序。。。 除了RESET,TCK,TXD,RXD之外还需要接什么吗? 晶振、电源什么 ......
木木木JS 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 702  1993  1701  441  2816  55  17  15  53  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved