电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT810CTSOG

产品描述Low Skew Clock Driver, FCT Series, 5 True Output(s), 5 Inverted Output(s), CMOS, PDSO20, GREEN, SOIC-20
产品类别逻辑    逻辑   
文件大小59KB,共6页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT74FCT810CTSOG概述

Low Skew Clock Driver, FCT Series, 5 True Output(s), 5 Inverted Output(s), CMOS, PDSO20, GREEN, SOIC-20

IDT74FCT810CTSOG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明GREEN, SOIC-20
针数20
Reach Compliance Codecompliant
其他特性ONE BANK WITH ALL TRUE OUTPUTS & OTHER WITH ALL INVERTED OUTPUTS
系列FCT
输入调节SCHMITT TRIGGER
JESD-30 代码R-PDSO-G20
JESD-609代码e3
长度12.8 mm
负载电容(CL)50 pF
逻辑集成电路类型LOW SKEW CLOCK DRIVER
湿度敏感等级1
功能数量2
反相输出次数5
端子数量20
实输出次数5
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
传播延迟(tpd)4.3 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.6 ns
座面最大高度2.6416 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5184 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74FCT810BT/CT
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
FAST CMOS
BUFFER/CLOCK DRIVER
IDT74FCT810BT/CT
FEATURES:
0.5 MICRON CMOS Technology
Guaranteed low skew < 600ps (max.)
Very low duty cycle distortion < 700ps (max.)
Low CMOS levels
TTL compatible inputs and outputs
TTL level output voltage swings
High drive: -32mA I
OH
, +48mA I
OL
Two independent output banks with 3-state control:
– One 1:5 inverting bank
– One 1:5 non-inverting bank
• Available in QSOP, SSOP, and SOIC packages
DESCRIPTION:
The 74FCT810T is a dual bank inverting/ non-inverting clock driver
built using advanced dual metal CMOS technology. It consists of two banks
of drivers, one inverting and one non-inverting. Each bank drives five output
buffers from a standard TTL-compatible input. The FCT810T has low output
skew, pulse skew and package skew. Inputs are designed with hysteresis
circuitry for improved noise immunity. The outputs are designed with TTL
output levels and controlled edge rates to reduce signal noise. The part has
multiple grounds, minimizing the effects of ground inductance.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATION
V
CC
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
OB
1
OB
2
OB
3
GND
OB
4
OB
5
GND
OE
B
IN
B
OE
A
5
IN
A
OA
1
-O A
5
OA
1
OA
2
OA
3
GND
OA
4
OE
B
OA
5
5
IN
B
O B
1
-O B
5
GND
OE
A
IN
A
QSOP/ SOIC/ SSOP
TOP VIEW
COMMERCIAL TEMPERATURE RANGE
1
c
2001
Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MAY 2010
DSC-4646/3

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 979  2477  2207  1599  2510  20  50  45  33  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved