电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HCT595PW

产品描述Serial In Parallel Out, HCT Series, 8-Bit, Right Direction, True Output, CMOS, PDSO16
产品类别逻辑    逻辑   
文件大小251KB,共24页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 全文预览

74HCT595PW在线购买

供应商 器件名称 价格 最低购买 库存  
74HCT595PW - - 点击查看 点击购买

74HCT595PW概述

Serial In Parallel Out, HCT Series, 8-Bit, Right Direction, True Output, CMOS, PDSO16

74HCT595PW规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Nexperia
包装说明TSSOP,
Reach Compliance Codecompliant
其他特性SERIAL STANDARD OUTPUT FOR CASCADING
计数方向RIGHT
系列HCT
JESD-30 代码R-PDSO-G16
JESD-609代码e4
长度5 mm
逻辑集成电路类型SERIAL IN PARALLEL OUT
湿度敏感等级1
位数8
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)63 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度4.4 mm
最小 fmax20 MHz
Base Number Matches1

文档预览

下载PDF文档
74HC595; 74HCT595
8-bit serial-in, serial or parallel-out shift register with output
latches; 3-state
Rev. 7 — 26 January 2015
Product data sheet
1. General description
The 74HC595; 74HCT595 are high-speed Si-gate CMOS devices and are pin compatible
with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC
standard No. 7A.
The 74HC595; 74HCT595 are 8-stage serial shift registers with a storage register and
3-state outputs. The registers have separate clocks.
Data is shifted on the positive-going transitions of the shift register clock input (SHCP).
The data in each register is transferred to the storage register on a positive-going
transition of the storage register clock input (STCP). If both clocks are connected together,
the shift register will always be one clock pulse ahead of the storage register.
The shift register has a serial input (DS) and a serial standard output (Q7S) for cascading.
It is also provided with asynchronous reset (active LOW) for all 8 shift register stages. The
storage register has 8 parallel 3-state bus driver outputs. Data in the storage register
appears at the output whenever the output enable input (OE) is LOW.
2. Features and benefits
8-bit serial input
8-bit serial or parallel output
Storage register with 3-state outputs
Shift register with direct clear
100 MHz (typical) shift out frequency
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C
3. Applications
Serial-to-parallel data conversion
Remote control holding register

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1977  565  2765  2532  1365  30  17  53  22  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved