电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AHCT74BQ-G

产品描述Dual D-type flip-flop with set and reset; positive-edge trigger - Description: Dual D-Type Flip-Flop with Set and Reset; Positive-Edge Trigger; TTL Enabled ; Fmax: 160 MHz; Logic switching levels: TTL ; Output drive capability: +/- 8 mA ; Power dissipation considerations: Low Power ; Propagation delay: 3.3 ns; Voltage: 4.5-5.5 V
产品类别逻辑    逻辑   
文件大小94KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AHCT74BQ-G概述

Dual D-type flip-flop with set and reset; positive-edge trigger - Description: Dual D-Type Flip-Flop with Set and Reset; Positive-Edge Trigger; TTL Enabled ; Fmax: 160 MHz; Logic switching levels: TTL ; Output drive capability: +/- 8 mA ; Power dissipation considerations: Low Power ; Propagation delay: 3.3 ns; Voltage: 4.5-5.5 V

74AHCT74BQ-G规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否无铅含铅
是否Rohs认证符合
厂商名称NXP(恩智浦)
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
74AHC74; 74AHCT74
Dual D-type flip-flop with set and reset; positive-edge trigger
Rev. 05 — 9 June 2008
Product data sheet
1. General description
The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible
with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual
data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has
complementary outputs (Q and Q).
The set and reset are asynchronous active LOW inputs that operate independent of the
clock input. Information on the data input is transferred to the Q output on the LOW to
HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to
the LOW to HIGH clock transition for predictable operation.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Input levels:
N
For 74AHC74: CMOS level
N
For 74AHCT74: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74AHCT74BQ-G相似产品对比

74AHCT74BQ-G 74AHC74D-T
描述 Dual D-type flip-flop with set and reset; positive-edge trigger - Description: Dual D-Type Flip-Flop with Set and Reset; Positive-Edge Trigger; TTL Enabled ; Fmax: 160 MHz; Logic switching levels: TTL ; Output drive capability: +/- 8 mA ; Power dissipation considerations: Low Power ; Propagation delay: 3.3 ns; Voltage: 4.5-5.5 V AHC SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT-108-1, SO-14
Source Url Status Check Date 2013-06-14 00:00:00 2013-06-14 00:00:00
是否Rohs认证 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦)
Reach Compliance Code unknown unknown
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2390  1599  2685  1674  1420  49  33  55  34  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved