电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962L0153202QXA

产品描述SRAM Module, 1MX8, 25ns, CMOS, DUAL CAVITY, CERAMIC, FP-44
产品类别存储    存储   
文件大小92KB,共14页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962L0153202QXA概述

SRAM Module, 1MX8, 25ns, CMOS, DUAL CAVITY, CERAMIC, FP-44

5962L0153202QXA规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DMA
包装说明,
针数44
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最长访问时间25 ns
JESD-30 代码R-XDMA-F44
JESD-609代码e0
内存密度8388608 bit
内存集成电路类型SRAM MODULE
内存宽度8
功能数量1
端子数量44
字数1048576 words
字数代码1000000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织1MX8
封装主体材料UNSPECIFIED
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
并行/串行PARALLEL
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD
端子形式FLAT
端子位置DUAL
总剂量50k Rad(Si) V
Base Number Matches1

文档预览

下载PDF文档
Standard Products
QCOTS
TM
UT8Q1024K8 SRAM
Preliminary Data Sheet
December 18, 2001
q
Packaging options:
- 44-lead dual cavity ceramic flatpack
q
Standard Microcircuit Drawing 5962-01532
- QML T and Q compliant part
IN
D
EV
The input/output pins are placed in a high impedance state when
the device is deselected (En HIGH), the outputs are disabled (G
HIGH), or during a write operation (En LOW and Wn LOW).
E
1
A(18:0)
G
512K x 8
W
1
EL
O
E
0
DQ(7:0)
- SEL Immune >100 MeV-cm
2
/mg
- LET
TH
(0.25) = 40 MeV-cm
2
/mg
- Saturated Cross Section cm
2
per bit, 1.0E-9
- <1E-10 errors/bit-day, Adams 90% geosynchronous
heavy ion
Writing to each memory is accomplished by taking one of the
chip enable (En) inputs LOW and write enable (Wn) inputs
LOW. Data on the I/O pins is then written into the location
specified on the address pins (A
0
through A
18
). Reading from
the device is accomplished by taking one ofthe chip enable (En)
and output enable (G) LOW while forcing write enable (Wn)
HIGH. Under these conditions, the contents of the memory
location specified by the address pins will appear on the I/O pins.
Only one SRAM can be read or written at a time.
512K x 8
Figure 1. UT8Q1024K8 SRAM Block Diagram
1
PM
EN
W
0
FEATURES
q
25ns maximum (3.3 volt supply) address access time
q
Dual cavity package contains two (2) 512K x 8 industry-
standard asynchronous SRAMs; the control architecture
allows operation as an 8-bit data width
q
TTL compatible inputs and output levels, three-state
bidirectional data bus
q
Typical radiation performance
- Total dose: 50krad(Si)
INTRODUCTION
The QCOTS
TM
UT8Q1024K8 Quantified Commercial Off-the-
Shelf product is a high-performance 1M byte (8Mbit) CMOS
static RAM built with two individual 524,288 x 8 bit SRAMs
with a common output enable. Memory access and control is
provided by an active LOW chip enable (En), an active LOW
output enable (G). This device has a power-down feature that
reduces power consumption by more than 90% when deselected.
T

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2746  1923  2567  1267  1491  56  39  52  26  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved