电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC10APW,112

产品描述74LVC10A - Triple 3-input NAND gate TSSOP 14-Pin
产品类别逻辑    逻辑   
文件大小702KB,共14页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC10APW,112概述

74LVC10A - Triple 3-input NAND gate TSSOP 14-Pin

74LVC10APW,112规格参数

参数名称属性值
Brand NameNexperia
是否Rohs认证符合
厂商名称Nexperia
零件包装代码TSSOP
包装说明4.40 MM, PLASTIC, MO-153, SOT402-1, TSSOP-14
针数14
制造商包装代码SOT402-1
Reach Compliance Codecompliant
Samacsys Description74LVC10A - Triple 3-input NAND gate@en-us
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G14
JESD-609代码e4
长度5 mm
逻辑集成电路类型NAND GATE
湿度敏感等级1
功能数量3
输入次数3
端子数量14
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)12.9 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.2 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
Base Number Matches1

文档预览

下载PDF文档
74LVC10A
Triple 3-input NAND gate
Rev. 5 — 17 November 2011
Product data sheet
1. General description
The 74LVC10A provides three 3-input NAND functions.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these
devices as translators in mixed 3.3 V and 5 V applications.
2. Features and benefits
Wide supply voltage range from 1.2 V to 3.6 V
Inputs accept voltages up to 5.5 V
CMOS low power consumption
Direct interface with TTL levels
Latch-up performance exceeds 250 mA
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74LVC10AD
74LVC10ADB
74LVC10APW
74LVC10ABQ
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
Name
SO14
SSOP14
TSSOP14
Description
plastic small outline package; 14 leads;
body width 3.9 mm
plastic shrink small outline package; 14 leads;
body width 5.3 mm
plastic thin shrink small outline package; 14 leads;
body width 4.4 mm
Version
SOT108-1
SOT337-1
SOT402-1
SOT762-1
Type number
DHVQFN14 plastic dual in-line compatible thermal enhanced very
thin quad flat package; no leads; 14 terminals;
body 2.5
3
0.85 mm

74LVC10APW,112相似产品对比

74LVC10APW,112 74LVC10AD,112 74LVC10ADB,118 74LVC10AD,118 74LVC10APW,118 74LVC10ABQ,115
描述 74LVC10A - Triple 3-input NAND gate TSSOP 14-Pin 74LVC10A - Triple 3-input NAND gate SOIC 14-Pin IC GATE NAND 3CH 3-INP 14SSOP IC GATE NAND 3CH 3-INP 14SO IC GATE NAND 3CH 3-INP 14TSSOP IC GATE NAND 3CH 3-INP 14DHVQFN
Brand Name Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
厂商名称 Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
零件包装代码 TSSOP SOIC SSOP1 SOIC TSSOP QFN
包装说明 4.40 MM, PLASTIC, MO-153, SOT402-1, TSSOP-14 3.90 MM, PLASTIC, MS-012, SOT108-1, SOP-14 5.30 MM, PLASTIC, MO-150, SOT-337-1, SSOP2-14 3.90 MM, PLASTIC, MS-012, SOT-108-1, SO-14 4.40 MM, PLASTIC, MO-153, SOT-402-1, TSSOP1-14 HVQCCN,
针数 14 14 14 14 14 14
制造商包装代码 SOT402-1 SOT108-1 SOT337-1 SOT108-1 SOT402-1 SOT762-1
Reach Compliance Code compliant compliant compliant compliant compliant compliant
系列 LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 代码 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PQCC-N14
JESD-609代码 e4 e4 e4 e4 e4 e4
长度 5 mm 8.65 mm 6.2 mm 8.65 mm 5 mm 3 mm
逻辑集成电路类型 NAND GATE NAND GATE NAND GATE NAND GATE NAND GATE NAND GATE
湿度敏感等级 1 1 1 1 1 1
功能数量 3 3 3 3 3 3
输入次数 3 3 3 3 3 3
端子数量 14 14 14 14 14 14
最高工作温度 125 °C 125 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SOP SSOP SOP TSSOP HVQCCN
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 260 260 260
传播延迟(tpd) 12.9 ns 12.9 ns 6.7 ns 6.7 ns 6.7 ns 6.7 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.1 mm 1.75 mm 2 mm 1.75 mm 1.1 mm 1 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V
标称供电电压 (Vsup) 1.8 V 1.8 V 2.7 V 2.7 V 2.7 V 2.7 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING NO LEAD
端子节距 0.65 mm 1.27 mm 0.65 mm 1.27 mm 0.65 mm 0.5 mm
端子位置 DUAL DUAL DUAL DUAL DUAL QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30
宽度 4.4 mm 3.9 mm 5.3 mm 3.9 mm 4.4 mm 2.5 mm
Base Number Matches 1 1 1 1 1 1
是否Rohs认证 符合 符合 符合 符合 符合 -
Samacsys Description 74LVC10A - Triple 3-input NAND gate@en-us - 74LVC10A - Triple 3-input NAND gate@en-us 74LVC10A - Triple 3-input NAND gate@en-us 74LVC10A - Triple 3-input NAND gate@en-us -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1163  1570  2498  460  2316  24  32  51  10  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved