电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8735AM-21T

产品描述PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
产品类别逻辑    逻辑   
文件大小356KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

8735AM-21T概述

PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20

8735AM-21T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明SOP, SOP20,.4
针数20
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列8735
输入调节DIFFERENTIAL MUX
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度12.8 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量20
实输出次数1
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP20,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)225
电源3.3 V
Prop。Delay @ Nom-Sup4.2 ns
传播延迟(tpd)4.2 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.02 ns
座面最大高度2.65 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
最小 fmax700 MHz
Base Number Matches1

文档预览

下载PDF文档
700MHz, DIFFERENTIAL-TO-3.3V LVPECL
ZERO DELAY CLOCK GENERATOR
NRND – Not Recommend for New Designs - 10/17/2013
For replacement device use ICS8735BYI-01LF or ICS8735BKI-01LF
ICS8735-21
NRND
General Description
The ICS8735-21 is a highly versatile 1:1 Differential- to-3.3V
LVPECL clock generator and a member of the HiPerClockS™
family of High Performance Clock Solutions from IDT. The CLK,
nCLK pair can accept most standard differential input levels. The
ICS8735-21 has a fully integrated PLL and can be configured as
zero delay buffer, multiplier or divider, and has an output frequency
range of 31.25MHz to 700MHz. The reference divider, feedback
divider and output divider are each programmable, thereby
allowing for the following output-to-input frequency ratios: 8:1, 4:1,
2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to
achieve “zero delay” between the input clock and the output
clocks. The PLL_SEL pin can be used to bypass the PLL for
system test and debug purposes. In bypass mode, the reference
clock is routed around the PLL and into the internal output
dividers.
Features
One differential 3.3V LVPECL output pair
One differential feedback output pair
Differential CLK/nCLK input pair
CLK/nCLK pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 700MHz
Input frequency range: 31.25MHz to 700MHz
VCO range: 250MHz to 700MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 25ps (maximum)
Static phase offset: 50ps ± 100ps
Full 3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
CLK
nCLK
MR
V
CC
nFB_IN
FB_IN
SEL2
V
EE
nQFB
QFB
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
nc
SEL1
SEL0
V
CC
PLL_SEL
V
CCA
SEL3
V
CCO
Q
nQ
Pin Assignments
Block Diagram
PLL_SEL
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
CLK
Pulldown
nCLK
Pullup
0
Q
nQ
1
QFB
nQFB
ICS8735-21
20-Lead SOIC
7.5mm x 12.8mm x 2.3mm package body
M Package
Top View
PLL_SEL
SEL3
V
CCA
V
CC
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
SEL0
SEL1
nc
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
nc
CLK
nCLK
nc
MR
1
nc
V
EE
nc
FB_IN
Pulldown
nFB_IN
Pullup
32 31 30 29 28 27 26 25
24
V
CCO
nc
Q
nQ
QFB
nQFB
nc
V
CCO
ICS8735-21
2
23
32-Lead VFQFN
3
22
5mm x 5mm x 0.925mm
4
21
package body
5
20
K Package
6
19
Top View
7
8
9
V
CC
nc
18
17
10 11 12 13 14 15 16
V
EE
nc
nFB_IN
FB_IN
SEL2
nc
nc
IDT™ / ICS™
3.3V LVPECL ZERO DELAY CLOCK GENERATOR
1
ICS8735AM-21 REV. B OCTOBER 17, 2013

8735AM-21T相似产品对比

8735AM-21T 8735AK-21LFT 8735AK-21LF 8735AM-21
描述 PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20 PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, 5 X 5 MM, 0.95 MM HEIGHT, ROHS COMPLIANT, MO-220, VFQFN-32 PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, 5 X 5 MM, 0.95 MM HEIGHT, ROHS COMPLIANT, MO-220, VFQFN-32 PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, 7.50 X 12.80 MM, 2.30 MM HEIGHT, MS-013, MO-119, SOIC-20
是否无铅 含铅 不含铅 不含铅 含铅
是否Rohs认证 不符合 符合 符合 不符合
零件包装代码 SOIC QFN QFN SOIC
包装说明 SOP, SOP20,.4 HVQCCN, LCC32,.2SQ,20 HVQCCN, LCC32,.2SQ,20 SOP, SOP20,.4
针数 20 32 32 20
Reach Compliance Code not_compliant compliant compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
系列 8735 8735 8735 8735
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 R-PDSO-G20 S-XQCC-N32 S-XQCC-N32 R-PDSO-G20
JESD-609代码 e0 e3 e3 e0
长度 12.8 mm 5 mm 5 mm 12.8 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 3 3 1
功能数量 1 1 1 1
端子数量 20 32 32 20
实输出次数 1 1 1 1
最高工作温度 70 °C 70 °C 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY UNSPECIFIED UNSPECIFIED PLASTIC/EPOXY
封装代码 SOP HVQCCN HVQCCN SOP
封装等效代码 SOP20,.4 LCC32,.2SQ,20 LCC32,.2SQ,20 SOP20,.4
封装形状 RECTANGULAR SQUARE SQUARE RECTANGULAR
封装形式 SMALL OUTLINE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE
峰值回流温度(摄氏度) 225 260 260 225
电源 3.3 V 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 4.2 ns 4.2 ns 4.2 ns 4.2 ns
传播延迟(tpd) 4.2 ns 4.2 ns 4.2 ns 4.2 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.02 ns 0.02 ns 0.02 ns 0.02 ns
座面最大高度 2.65 mm 1 mm 1 mm 2.65 mm
最大供电电压 (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15)
端子形式 GULL WING NO LEAD NO LEAD GULL WING
端子节距 1.27 mm 0.5 mm 0.5 mm 1.27 mm
端子位置 DUAL QUAD QUAD DUAL
处于峰值回流温度下的最长时间 30 30 NOT SPECIFIED 30
宽度 7.5 mm 5 mm 5 mm 7.5 mm
最小 fmax 700 MHz 700 MHz 700 MHz 700 MHz
Base Number Matches 1 1 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 645  2526  752  1789  284  32  24  36  13  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved