电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V416YS12PHG8

产品描述Standard SRAM, 256KX16, 12ns, CMOS, PDSO44, 0.400 INCH, ROHS COMPLIANT, TSOP2-44
产品类别存储    存储   
文件大小475KB,共9页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V416YS12PHG8概述

Standard SRAM, 256KX16, 12ns, CMOS, PDSO44, 0.400 INCH, ROHS COMPLIANT, TSOP2-44

71V416YS12PHG8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码TSOP2
包装说明TSOP2,
针数44
Reach Compliance Codeunknown
ECCN代码3A991
最长访问时间12 ns
JESD-30 代码R-PDSO-G44
JESD-609代码e3
长度18.41 mm
内存密度4194304 bit
内存集成电路类型STANDARD SRAM
内存宽度16
功能数量1
端子数量44
字数262144 words
字数代码256000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX16
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
3.3V CMOS Static RAM
4 Meg (256K x 16-Bit)
Features
256K x 16 advanced high-speed CMOS Static RAM
JEDEC Center Power / GND pinout for reduced noise.
Equal access and cycle times
– Commercial and Industrial: 10/12/15ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
LVTTL-compatible
Low power consumption via chip deselect
Upper and Lower Byte Enable Pins
Single 3.3V power supply
Available in 44-pin, 400 mil plastic SOJ package and a 44-
pin, 400 mil TSOP Type II package and a 48 ball grid array,
9mm x 9mm package.
IDT71V416YS
IDT71V416YL
Description
The IDT71V416 is a 4,194,304-bit high-speed Static RAM organized
as 256K x 16. It is fabricated using IDT’s high-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with inno-
vative circuit design techniques, provides a cost-effective solution for high-
speed memory needs.
The IDT71V416 has an output enable pin which operates as fast as
5ns, with address access times as fast as 10ns. All bidirectional inputs and
outputs of the IDT71V416 are LVTTL-compatible and operation is from a
single 3.3V supply. Fully static asynchronous circuitry is used, requiring
no clocks or refresh for operation.
The IDT71V416 is packaged in a 44-pin, 400 mil Plastic SOJ and a
44-pin, 400 mil TSOP Type II package and a 48 ball grid array, 9mm x
9mm package.
Functional Block Diagram
Output
Enable
Buffer
OE
A0 - A17
Address
Buffers
Row / Column
Decoders
8
Chip
Select
Buffer
8
Sense
Amps
and
Write
Drivers
High
Byte
Output
Buffer
High
Byte
Write
Buffer
8
I/O 15
CS
8
I/O 8
4,194,304-bit
Memory
Array
WE
Write
Enable
Buffer
16
8
Low
Byte
Output
Buffer
Low
Byte
Write
Buffer
8
I/O 7
8
8
I/O 0
BHE
Byte
Enable
Buffers
BLE
6442 drw 01
JULY 2004
1
©2004 Integrated Device Technology, Inc.
DSC-6442/01

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2584  917  1102  2657  2252  53  19  23  54  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved