电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MB532M000BG

产品描述LVPECL Output Clock Oscillator, 532MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530MB532M000BG概述

LVPECL Output Clock Oscillator, 532MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MB532M000BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率532 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
【飞凌S5PV210开发板】【处理器】简介
S5PV210是一个32位精简指令集、低功耗、高性能的cortex-a8处理器,它属于armv7架构。飞凌开发板型号为OK210。120404上边的这张图,显示了S5PV210处理器的整体框图。从这张图中我们可以了解到S5P ......
forlinx2013 ARM技术
ad的软件哪个版本比较好呀?
一直用的protel99se,想学AD的不知道哪个版本比较稳定比较好?谢谢各位了:) ...
余与鱼 PCB设计
micropython更新:2021.3
2021年3月更新 stm32/boardctrl: Add MICROPY_BOARD_STARTUP hook. stm32/spi: Fix baudrate calculation for H7 series. stm32/powerctrl: Save and restore EWUP state when con ......
dcexpert MicroPython开源版块
使用状态机的按键消抖[源码分享]
library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_unsigned.all; entity debounce_FSM is generic (fclk : integer :=50000000); port( n_rst : in std_logic; ......
k331922164 FPGA/CPLD
如何让客户主动找上门来
来源:金羊网 林景新让客户主动找上门来,这仅仅是成功营销的第一步。如何在客户上门之后,让客户信服企业产品能够真正为他们带来价值,这算是成功营销的第二步。而成功营销的第三步就是企业能 ......
bhl8665 工作这点儿事
哪位高手能用AM402设计一个恒流源???谢谢了!
哪位高手能用AM402设计一个恒流源...
lzg2002nian 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1103  559  1045  2930  1024  30  33  13  16  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved