电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V811L15PFG8

产品描述FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, TQFP-64
产品类别存储    存储   
文件大小151KB,共16页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT72V811L15PFG8概述

FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, TQFP-64

IDT72V811L15PFG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度14 mm
内存密度4608 bit
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT DUAL CMOS SyncFIFO™
DUAL 256 X 9, DUAL 512 X 9,
DUAL 1,024 X 9, DUAL 2,048 X 9,
DUAL 4,096 X 9 , DUAL 8,192 X 9
IDT72V801
IDT72V811
IDT72V821
IDT72V831
IDT72V841
IDT72V851
.EATURES:
The IDT72V801 is equivalent to two IDT72V201 256 x 9 FIFOs
The IDT72V811 is equivalent to two IDT72V211 512 x 9 FIFOs
The IDT72V821 is equivalent to two IDT72V221 1,024 x 9 FIFOs
The IDT72V831 is equivalent to two IDT72V231 2,048 x 9 FIFOs
The IDT72V841 is equivalent to two IDT72V241 4,096 x 9 FIFOs
The IDT72V851 is equivalent to two IDT72V251 8,192 x 9 FIFOs
Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
Ideal for prioritization, bidirectional, and width expansion
applications
10 ns read/write cycle time
5V input tolerant
Separate control lines and data lines for each FIFO
Separate Empty, Full, programmable Almost-Empty and
Almost-Full flags for each FIFO
Enable puts output data lines in high-impedance state
Space-saving 64-pin plastic Thin Quad Flat Pack (TQFP/
STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT72V801/72V811/72V821/72V831/72V841/72V851/72V851 are
dual synchronous (clocked) FIFOs. The device is functionally equivalent to
two IDT72V201/72V211/72V221/72V231/72V241/72V251 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins.
Each of the two FIFOs (designated FIFO A and FIFO B) contained in the
IDT72V801/72V811/72V821/72V831/72V841/72V851 has a 9-bit input data
port (DA0 - DA8, DB0 - DB8) and a 9-bit output data port (QA0 - QA8,
QB0 - QB8). Each input port is controlled by a free-running clock (WCLKA,
WCLKB), and two Write Enable pins (WENA1, WENA2,
WENB1,
WENB2).
Data is written into each of the two arrays on every rising clock edge of the Write
Clock (WCLKA, WCLKB) when the appropriate Write Enable pins are
asserted.
The output port of each FIFO bank is controlled by its associated clock pin
(RCLKA, RCLKB) and two Read Enable pins (RENA1,
RENA2, RENB1,
RENB2).
The Read Clock can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual clock operation.
An Output Enable pin (OEA,
OEB)
is provided on the read port of each FIFO
for three-state output control.
Each of the two FIFOs has two fixed flags, Empty (EFA,
EFB)
and Full (FFA,
FFB).
Two programmable flags, Almost-Empty (PAEA,
PAEB)
and Almost-Full
(PAFA,
PAFB),
are provided for each FIFO bank to improve memory utilization.
If not programmed, the programmable flags default to Empty+7 for
PAEA
and
PAEB,
and Full-7 for
PAFA
and
PAFB.
The IDT72V801/72V811/72V821/72V831/72V841/72V851 architecture
lends itself to many flexible configurations such as:
• 2-level priority data buffering
• Bidirectional operation
• Width expansion
• Depth expansion
This FIFO is fabricated using IDT's high-performance submicron CMOS
technology.
.UNCTIONAL BLOCK DIAGRAM
WCLKA
WENA1
WENA2
WCLKB
EFA
PAEA
WENB1
PAFA
LDA
WENB2
FFA
OFFSET REGISTER
FLAG
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
DA
0
- DA
8
DB
0
- DB
8
LDB
INPUT REGISTER
WRITE CONTROL
LOGIC
INPUT REGISTER
OFFSET REGISTER
FLAG
LOGIC
EFB
PAEB
PAFB
FFB
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RESET LOGIC
OUTPUT REGISTER
RSA
OEA
QA
0
- QA
8
RCLKA
RENA1
RENA2
RSB
OEB
QB
0
- QB
8
RCLKB
RENB1
RENB2
4093 drw 01
The IDT logo is a registered trademark and the SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2001 Integrated Device Technology, Inc.
APRIL 2001
DSC-4093/1

IDT72V811L15PFG8相似产品对比

IDT72V811L15PFG8 IDT72V811L15TFG8 IDT72V811L15TFGI8 IDT72V801L15PFG8 IDT72V811L20PFG8 IDT72V801L10TFG8 IDT72V811L15PFGI8 IDT72V801L15TFG8 IDT72V811L20TFG8
描述 FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, TQFP-64 FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64 FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64 FIFO, 256X9, 10ns, Synchronous, CMOS, PQFP64, TQFP-64 FIFO, 512X9, 12ns, Synchronous, CMOS, PQFP64, TQFP-64 FIFO, 256X9, 6.5ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64 FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP64, TQFP-64 FIFO, 256X9, 10ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64 FIFO, 512X9, 12ns, Synchronous, CMOS, PQFP64, SLIM, PLASTIC, TQFP-64
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP QFP QFP QFP QFP QFP QFP QFP
包装说明 LQFP, SLIM, PLASTIC, TQFP-64 SLIM, PLASTIC, TQFP-64 LQFP, LQFP, SLIM, PLASTIC, TQFP-64 LQFP, SLIM, PLASTIC, TQFP-64 SLIM, PLASTIC, TQFP-64
针数 64 64 64 64 64 64 64 64 64
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 10 ns 10 ns 10 ns 10 ns 12 ns 6.5 ns 10 ns 10 ns 12 ns
周期时间 15 ns 15 ns 15 ns 15 ns 20 ns 10 ns 15 ns 15 ns 20 ns
JESD-30 代码 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64
JESD-609代码 e3 e3 e3 e3 e3 e3 e3 e3 e3
长度 14 mm 10 mm 10 mm 14 mm 14 mm 10 mm 14 mm 10 mm 10 mm
内存密度 4608 bit 4608 bit 4608 bit 2304 bit 4608 bit 2304 bit 4608 bit 2304 bit 4608 bit
内存宽度 9 9 9 9 9 9 9 9 9
功能数量 1 1 1 1 1 1 1 1 1
端子数量 64 64 64 64 64 64 64 64 64
字数 512 words 512 words 512 words 256 words 512 words 256 words 512 words 256 words 512 words
字数代码 512 512 512 256 512 256 512 256 512
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 85 °C 70 °C 70 °C 70 °C 85 °C 70 °C 70 °C
组织 512X9 512X9 512X9 256X9 512X9 256X9 512X9 256X9 512X9
可输出 YES YES YES YES YES YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LQFP LFQFP LFQFP LQFP LQFP LFQFP LQFP LFQFP LFQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 260 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed MATTE TIN MATTE TIN Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed MATTE TIN MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.8 mm 0.5 mm 0.5 mm 0.8 mm 0.8 mm 0.5 mm 0.8 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30 30 30 30
宽度 14 mm 10 mm 10 mm 14 mm 14 mm 10 mm 14 mm 10 mm 10 mm
Base Number Matches 1 1 1 1 1 1 1 - -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1299  1452  1952  929  77  23  18  50  6  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved