电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8741004AGIT

产品描述Clock Driver
产品类别逻辑    逻辑   
文件大小334KB,共12页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

8741004AGIT概述

Clock Driver

8741004AGIT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
JESD-609代码e0
湿度敏感等级1
端子面层Tin/Lead (Sn85Pb15)
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS8741004I
PCI E
XPRESS
J
ITTER
A
TTENUATOR
G
ENERAL
D
ESCRIPTION
The ICS8741004I is a high performance
Differential-to-LVDS/HCSL Jitter Attenuator
HiPerClockS™
designed for use in PCI Express™ systems. In
some PCI Express systems, such as those found
in desktop PCs, the PCI Express clocks are
generated from a low bandwidth, high phase noise PLL
frequency synthesizer. In these systems, a jitter attenuator
may be required to attenuate high frequency random and
deterministic jitter components from the PLL synthesizer
and from the system board. The ICS8741004I has 3 PLL
bandwidth modes: 200kHz, 400kHz, and 800kHz. The
200kHz mode will provide maximum jitter attenuation, but
with higher PLL tracking skew and spread spectrum
modulation from the motherboard synthesizer may be
attenuated. 400kHz provides an intermediate bandwidth
that can easily track triangular spread profiles, while provid-
ing good jitter attenuation. 800kHz bandwidth provides the
best tracking skew and will pass most spread profiles, but
the jitter attenuation will not be as good as the lower band-
width modes. Because some 2.5Gb serdes have x20
multipliers while others have x25 multipliers, the 8741004I
can be set for 1:1 mode or 5/4 multiplication mode
(i.e. 100MHz input/125MHz output) using the FSEL pins.
F
EATURES
Two differential LVDS and two HCSL output pairs
One differential clock input
CLK and nCLK supports the following input types:
LVPECL, LVDS, LVHSTL, SSTL, HCSL
Output frequency range: 98MHz - 160MHz
Input frequency range: 98MHz - 128MHz
VCO range: 490MHz - 640MHz
Cycle-to-cycle jitter: 15ps (typical)
3.3V operating supply
Three bandwidth modes allow the system designer to
make jitter attenuation/tracking skew design trade-offs
-40°C to 85°C ambient operating temperature
Available in both standard and lead-free RoHS-compliant
packages
IC
S
PLL B
ANDWIDTH
BW_SEL
0 = PLL Bandwidth: ~200kHz
Float = PLL Bandwidth: ~400kHz (Default)
1 = PLL Bandwidth: ~800kHz
The ICS8741004I uses ICS 3
rd
Generation FemtoClock
TM
PLL technology to achive the lowest possible phase noise.
The device is packaged in a 24 Lead TSSOP package,
making it ideal for use in space constrained applications such
as PCI Express add-in cards.
B
LOCK
D
IAGRAM
OEA PU
F_SELA PD
BW_SEL Float
0 = ~200kHz
Float = ~400kHz
1 = ~800kHz
CLK PD
nCLK PU
QA0
F_SELA
0 ÷5
(default)
1 ÷4
P
IN
A
SSIGNMENT
nQA1
QA1
V
DDO
QA0
nQA0
MR
BW_SEL
nc
V
DDA
F_SELA
V
DD
OEA
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
nQB1
QB1
V
DDO
QB0
nQB0
IREF
F_SELB
OEB
GND
GND
nCLK
CLK
nQA0
QA1
Phase
Detector
VCO
490 - 640 MHz
nQA1
QB0
F_SELB
0 ÷5
(default)
1 ÷4
nQB0
QB1
nQB1
M = ÷5 (fixed)
ICS8741004I
24-Lead TSSOP
4.40mm x 7.8mm x 0.92mm
package body
F_SELB
PD
MR PD
IREF
OEB PU
G Package
Top View
Current Set
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.
8741004AGI
www.icst.com/products/hiperclocks.html
REV. A MAY 31, 2006
1

8741004AGIT相似产品对比

8741004AGIT 8741004AGILF 8741004AGI ICS8741004AGILF ICS8741004AGILFT ICS8741004AGIT ICS8741004AGI
描述 Clock Driver Clock Driver Clock Driver PLL Based Clock Driver, 8741004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, ROHS COMPLIANT, MO-153, TSSOP-24 PLL Based Clock Driver, 8741004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, ROHS COMPLIANT, MO-153, TSSOP-24 PLL Based Clock Driver, 8741004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 PLL Based Clock Driver, 8741004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
是否Rohs认证 不符合 符合 不符合 符合 符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Reach Compliance Code not_compliant unknown not_compliant compliant compliant not_compliant not_compliant
Base Number Matches 1 1 1 1 1 1 1
JESD-609代码 e0 e3 e0 e3 e3 - e0
湿度敏感等级 1 1 1 1 1 - 1
端子面层 Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed - Tin/Lead (Sn85Pb15)
是否无铅 - - - 不含铅 不含铅 含铅 含铅
零件包装代码 - - - TSSOP TSSOP TSSOP TSSOP
包装说明 - - - TSSOP, TSSOP, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数 - - - 24 24 24 24
系列 - - - 8741004 8741004 8741004 8741004
输入调节 - - - DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 - - - R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24
长度 - - - 7.8 mm 7.8 mm 7.8 mm 7.8 mm
逻辑集成电路类型 - - - PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
功能数量 - - - 1 1 1 1
端子数量 - - - 24 24 24 24
实输出次数 - - - 4 4 4 4
最高工作温度 - - - 85 °C 85 °C 85 °C 85 °C
最低工作温度 - - - -40 °C -40 °C -40 °C -40 °C
输出特性 - - - 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 - - - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - - - TSSOP TSSOP TSSOP TSSOP
封装形状 - - - RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - - - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
认证状态 - - - Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 - - - 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) - - - 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) - - - 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) - - - 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 - - - YES YES YES YES
温度等级 - - - INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子形式 - - - GULL WING GULL WING GULL WING GULL WING
端子节距 - - - 0.65 mm 0.65 mm 0.65 mm 0.65 mm
端子位置 - - - DUAL DUAL DUAL DUAL
宽度 - - - 4.4 mm 4.4 mm 4.4 mm 4.4 mm
最小 fmax - - - 98 MHz 98 MHz 98 MHz 98 MHz

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1025  2623  546  407  2211  26  47  28  9  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved