电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ASM5I23S09A-1-16-TT

产品描述PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 4.40 MM, TSSOP-16
产品类别逻辑    逻辑   
文件大小388KB,共18页
制造商PulseCore Semiconductor Corporation
下载文档 详细参数 全文预览

ASM5I23S09A-1-16-TT概述

PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 4.40 MM, TSSOP-16

ASM5I23S09A-1-16-TT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称PulseCore Semiconductor Corporation
包装说明4.40 MM, TSSOP-16
Reach Compliance Codeunknown
系列23S
输入调节STANDARD
JESD-30 代码R-PDSO-G16
长度5 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量16
实输出次数8
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)0.35 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.25 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4.4 mm
最小 fmax133 MHz

文档预览

下载PDF文档
November 2004
rev 1.3
3.3V ‘SpreadTrak’ Zero Delay Buffer
General Features
15 MHz to 133 MHz operating range, compatible
with CPU and PCI bus frequencies.
Zero input - output propagation delay.
Multiple low-skew outputs.
Output-output skew less than 250 pS.
Device-device skew less than 700 pS.
One input drives 9 outputs, grouped as 4+4+1
(ASM5P23S09A).
One input drives 5 outputs (ASM5P23S05A).
Less than 200 pS cycle-to-cycle jitter is compatible
with Pentium based systems.
Test Mode to bypass PLL (ASM5P23S09A only,
refer Select Input Decoding Table).
Available in 16-pin, 150-mil SOIC and 4.4 mm
TSSOP packages for ASM5P23S09A and in
8-pin, 150-mil SOIC and 4.4 mm TSSOP
packages for ASM5P23S05A.
3.3V operation
Advanced 0.35< CMOS technology.
‘SpreadTrak’.
®
ASM5P23S09A
ASM5P23S05A
out five low-skew clocks.
The -1H version of the ASM5P23SxxA operates at up to
133 MHz frequency, and has higher drive than the -1
device. All parts have on-chip PLLs that lock to an input
clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad.
The ASM5P23S09A has two banks of four outputs each,
which can be controlled by the Select inputs as shown in
the Select Input Decoding Table. If all the output clocks are
not required, Bank B can be three-stated. The select input
also allows the input clock to be directly applied to the
outputs for chip and system testing purposes.
Multiple ASM5P23S09A and ASM5P23S05A devices can
accept the same input clock and distribute it. In this case
the skew between the outputs of the two devices is
guaranteed to be less than 700 pS.
All outputs have less than 200 pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than 250 pS, and the output to output skew is
guaranteed to be less than 250 pS.
The ASM5P23S09A and the ASM5P23S05A are available
in two different configurations, as shown in the ordering
information table. The ASM5P23SxxA-1 is the base part.
The ASM5P23SxxA-1H is the high drive version of the -1
part and its rise and fall times are much faster than -1 part.
Functional Description
ASM5P23S09A is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed clocks with Spread
Spectrum capability. It is available in a 16-pin package. The
ASM5P23S05A
is
the
eight-pin
version
of
the
ASM5P23S09A. It accepts one reference input and drives
Block Diagram
REF
PLL
CLKOUT
CLK1
CLK2
CLK3
CLK4
PLL
REF
MUX
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
S2
Select Input
Decoding
CLKB1
CLKB2
CLKB3
CLKB4
S1
ASM5P23S05A
ASM5P23S09A
Alliance Semiconductor
2575, Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.
WinCE访问数据库,打不开数据库,请帮忙分析一下!
WinCE访问数据库,打不开数据库,请帮忙分析一下! hr = CoCreateInstance(g_ClsID, NULL, CLSCTX_INPROC_SERVER|CLSCTX_LOCAL_SERVER, IID__Connection, (LPVOID*) &m_Conn); if ......
killer302vs 嵌入式系统
关于设备地址和CRC校验的几个问题
关于设备地址和CRC校验的几个问题 ...
QWE4562009 测试/测量
【TI荐课】#电子电路基础知识讲座#
//training.eeworld.com.cn/TI/show/course/3818...
LiHuiyang TI技术论坛
如何通过DA转换器输出正弦波
用汇编程序,如何用DAC0832(DA转换器)?要求频率为100HZ....
popstar 嵌入式系统
寻求对于‘单点登录解决方案’比较熟悉的,对于CA公司的Siteminder这个产品的应用和集成比较熟悉的顾问
我们寻求,对于单点登录解决方案比较熟悉的,对于CA公司的Siteminder这个产品的应用和集成比较熟悉的顾问...
locomotive 嵌入式系统
DAC的zero scale和midscale的疑问
图片是DAC芯片(AD5676)的spec,有以下几个疑问: 1. zero scale和midscale分别是什么意思? 2.zero scale模式和midscale模式分别有什么优缺点? 3. 我们上电一般是让DAC处于zero sca ......
xiaxingxing 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 430  642  2530  67  2339  30  53  10  29  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved