电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530JB103M000DG

产品描述CMOS Output Clock Oscillator, 103MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530JB103M000DG概述

CMOS Output Clock Oscillator, 103MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530JB103M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率103 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
AD8629输入方波异常
采用AD8629和FZT1047A构成V/I转换电路,输入为方波电压UH=3V,UL=0.45V,f=20kHz,打算输出方波电流IH=200mA,IL=30mA,f=20kHz。搭建PSpice仿真电路如下,仿真发现运放同相输入端有过冲和振荡 ......
microyw ADI 工业技术
EEWORLD大学堂---- 电动汽车充电桩介绍
电动汽车充电桩介绍:https://training.eeworld.com.cn/course/4129...
hi5 汽车电子
奔腾B50车身电脑通病
故障:转向灯常亮,顶灯常亮。。。 描述:下雨后出现然后跑一跑就好了。。。 车进场后接车留电话开始检修,这种问题都快修烂了不用再去检查就知道是什么问题 直接检查车身电脑绝对是进水 ......
沙景龙 汽车电子
nRF24L01P(新版无线模块控制IC)
135058...
qin552011373 无线连接
一个10G的硬盘分区(如: F盘),有多少个扇区(Sector)? 是怎样划分的?
一个10G的硬盘分区(如: F盘),有多少个扇区(Sector)? 是怎样划分的?...
ntdx 嵌入式系统
cyclone IV AS 和 jtag 配置问题。求助
cyclone IV AS 和 jtag 配置问题。求助 开发环境QUARTUS II 10.1SP1 . 器件:altera ep4ce22e22c8(144脚 QFP封装) 配置芯片M25P16(兼容EPCS16的) 下载线是USB 下载线(在c III ......
haogong FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 464  2270  305  2468  892  19  31  37  40  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved