电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

874003AGT

产品描述PLL Based Clock Driver, 874003 Series, 3 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
产品类别逻辑    逻辑   
文件大小175KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

874003AGT概述

PLL Based Clock Driver, 874003 Series, 3 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20

874003AGT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
针数20
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列874003
输入调节DIFFERENTIAL
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度6.5 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量20
实输出次数3
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)240
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.05 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
宽度4.4 mm
最小 fmax98 MHz
Base Number Matches1

文档预览

下载PDF文档
ICS874003
PCI E
XPRESS
J
ITTER
A
TTENUATOR
G
ENERAL
D
ESCRIPTION
The ICS874003 is a high performance Differential-to-LVDS
Jitter Attenuator designed for use in PCI Express systems.
In some PCI Express systems, such as those found in
desktop PCs, the PCI Express clocks are generated from a
low bandwidth, high phase noise PLL frequency
synthesizer. In these systems, a jitter attenuator may be
required to attenuate high frequency random and
deterministic jitter components from the PLL synthesizer
and from the system board. The ICS874003 has 3 PLL
bandwidth modes: 200kHz, 400kHz, and 800kHz. The
200kHz mode will provide maximum jitter attenuation, but
with higher PLL tracking skew and spread spectrum
modulation from the motherboard synthesizer may be
attenuated. The 400kHz provides an intermediate bandwidth
that can easily track triangular spread profiles, while
providing good jitter attenuation. The 800kHz bandwidth
provides the best tracking skew and will pass most spread
profiles, but the jitter attenuation will not be as good as the
lower bandwidth modes. Because some 2.5Gb serdes have
x20 multipliers while others have than x25 multipliers, the
ICS874003 can be set for 1:1 mode or 5/4 multiplication
mode (i.e. 100MHz input/125MHz output) using the FSEL pins.
The ICS874003 uses IDT’s 3
rd
Generation FemtoClock
®
PLL technology to achive the lowest possible phase noise.
The device is packaged in a 20 Lead TSSOP package,
making it ideal for use in space constrained applications
such as PCI Express add-in cards.
F
EATURES
Three Differential LVDS output pairs
One Differential clock input
CLK and nCLK supports the following input types:
LVPECL, LVDS, LVHSTL, SSTL, HCSL
Output frequency range: 98MHz - 160MHz
Input frequency range: 98MHz - 128MHz
VCO range: 490MHz - 640MHz
Cycle-to-cycle jitter: 35ps (maximum)
3.3V operating supply
Three bandwidth modes allow the system designer to
make jitter attenuation/tracking skew design trade-offs
0°C to 70°C ambient operating temperature
Available in both standard and lead-free RoHS compliant
packages
PLL B
ANDWIDTH
BW_SEL
0 = PLL Bandwidth: ~200kHz
Float = PLL Bandwidth: ~400kHz (default)
1 = PLL Bandwidth: ~800kHz
B
LOCK
D
IAGRAM
OEA Pullup
F_SELA Pulldown
BW_SEL Float
0 = ~200kHz
Float = ~400kHz
1 = ~800kHz
CLK Pulldown
nCLK Pullup
QA0
P
IN
A
SSIGNMENT
F_SELA
0 ÷5
(default)
1 ÷4
QA1
V
DDO
QA0
nQA0
MR
BW_SEL
nc
V
DDA
F_SELA
V
DD
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
nQA1
V
DDO
QB0
nQB0
F_SELB
OEB
GND
nCLK
CLK
OEA
nQA0
QA1
Phase
Detector
VCO
490 - 640MHz
nQA1
ICS874003
F_SELB
0 ÷5
(default)
1 ÷4
QB0
20-Lead TSSOP
6.5mm x 4.4mm x 0.92mm
package body
M = ÷5
(fixed)
nQB0
G Package
Top View
F_SELB Pulldown
MR Pulldown
OEB Pullup
874003AG
www.idt.com
1
REV. A OCTOBER 5, 2010

874003AGT相似产品对比

874003AGT 874003AG
描述 PLL Based Clock Driver, 874003 Series, 3 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20 PLL Based Clock Driver, 874003 Series, 3 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
是否无铅 含铅 不含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP
包装说明 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20 6.50 X 4.40 MM, 0.92 MM HEIGHT, MO-153, TSSOP-20
针数 20 20
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
系列 874003 874003
输入调节 DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 R-PDSO-G20 R-PDSO-G20
JESD-609代码 e0 e0
长度 6.5 mm 6.5 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1
功能数量 1 1
端子数量 20 20
实输出次数 3 3
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 240 NOT SPECIFIED
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.05 ns 0.05 ns
座面最大高度 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.65 mm 0.65 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 20 NOT SPECIFIED
宽度 4.4 mm 4.4 mm
最小 fmax 98 MHz 98 MHz
Base Number Matches 1 1
为啥我的delay函数是死循环?求助。
我想在程序里添加一个延时函数进行时序的调整,但是,一运行到delay就死掉了,就运行到:while(TimingDelay!=0);就不动了,我看了看其他的程序,也是这样写的。如果要用这个函数还要初始 ......
zoling stm32/stm8
【我给xilinx资源中心做贡献】
TCP/IP通信技术在Xilinx FPGA上的实现...
wanghongyang FPGA/CPLD
TI大牛Dan Mitchell作品 Designing Stable Control Loops
TI大牛Dan Mitchell作品 Designing Stable Control Loops...
tonytong 模拟与混合信号
求hdl视频教程
求hdl视频教程...
snakeemail 嵌入式系统
2013年新年到,给大家送幽默笑话来了,尽情的笑吧
2013新年到了,给大家送笑话幽默来了,尽情的笑吧,如果那个笑话没有让你笑,那个幽默觉得木有意思,你说一定要说一声哦,我给你贴换一个啊,,,也请大家补充精彩的笑话哦! 千万不要在20 ......
qwqwqw2088 聊聊、笑笑、闹闹
请高手解答一下NdisAcquireSpinLock的问题
NDIS驱动过程中经常用到spinlock来加锁某些全局变量或者函数,spinlock和spinunlock需要成对使用。我在CE下多个线程中使用spinlock使我程序执行不会抢占,发现有时一个线程调用了spinlock,另一 ......
jianuo 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 160  2918  1380  2104  2039  4  59  28  43  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved