电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

C1P-L67202V-65

产品描述FIFO, 1KX9, 65ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28
产品类别存储    存储   
文件大小147KB,共16页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

C1P-L67202V-65概述

FIFO, 1KX9, 65ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28

C1P-L67202V-65规格参数

参数名称属性值
零件包装代码DIP
包装说明,
针数28
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间65 ns
周期时间80 ns
JESD-30 代码R-GDIP-T28
内存密度9216 bit
内存宽度9
功能数量1
端子数量28
字数1024 words
字数代码1000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX9
可输出NO
封装主体材料CERAMIC, GLASS-SEALED
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
认证状态Not Qualified
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式THROUGH-HOLE
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
MATRA MHS
L 67201/L 67202
512
×
9 & 1K
×
9 / 3.3 Volts CMOS Parallel FIFO
Introduction
The L67201/202 implement a first-in first-out algorithm,
featuring asynchronous read/write operations. The FULL
and EMPTY flags prevent data overflow and underflow.
The Expansion logic allows unlimited expansion in word
size and depth with no timing penalties. Twin address
pointers automatically generate internal read and write
addresses, and no external address information are
required for the MHS FIFOs. Address pointers are
automatically incremented with the write pin and read
pin. The 9 bits wide data are used in data communications
applications where a parity bit for error checking is
necessary. The Retransmit pin reset the Read pointer to
zero without affecting the write pointer. This is very
useful for retransmitting data when an error is detected in
the system.
Using an array of eight transistors (8 T) memory cell and
fabricated with the state of the art 1.0
µm
lithography
named SCMOS, the L 67201/202 combine an extremely
low standby supply current (typ = 1.0
µA)
with a fast
access time at 55 ns over the full temperature range. All
versions offer battery backup data retention capability
with a typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the L 67201/202 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
D
D
D
D
D
First-in first-out dual port memory
Single supply 3.3
±
0.3 volts
512
×
9 organisation (L 67201)
1024
×
9 organisation (L 67202)
Fast access time
55, 60, 65 ns, commercial, industrial military and
automotive
D
Wide temperature range :
– 55
°C
to + 125
°C
D
67201L/202L low power
67201V/202V very low power
D
D
D
D
D
D
D
D
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation 2 V data retention
TTL compatible
High performance SCMOS technology
Rev. C (10/11/95)
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2392  2260  121  2176  1149  49  46  3  44  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved