电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24AC128K-1.8

产品描述EEPROM, 16KX8, Serial, CMOS, PDSO8, 0.210 INCH, EIAJ, SOIC-8
产品类别存储    存储   
文件大小142KB,共11页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24AC128K-1.8概述

EEPROM, 16KX8, Serial, CMOS, PDSO8, 0.210 INCH, EIAJ, SOIC-8

CAT24AC128K-1.8规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码SOIC
包装说明SOP, SOP8,.3
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.1 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
I2C控制字节1010DDDR
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度5.3 mm
内存密度131072 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.3
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
电源2/5 V
认证状态Not Qualified
座面最大高度2.03 mm
串行总线类型I2C
最大待机电流0.000001 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)1.8 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度5.25 mm
最长写入周期时间 (tWC)5 ms
写保护HARDWARE
Base Number Matches1

文档预览

下载PDF文档
Preliminary Information
CAT24AC128
128kbit I
2
C Serial CMOS EEPROM With Three Chip Address Input Pins
FEATURES
s
1MHz (5V), 400kHz (2.5V) and 100kHz (1.8V) I
2
C
H
LOGEN
FR
A
EE
LE
A
D
F
R
E
E
TM
s
Commercial, industrial and extended
bus comatibility
s
1.8 to 6 volt operation
s
Low power CMOS technology
s
Schmitt trigger filtered inputs for noise
automotive temperature ranges
s
Write protect feature
– Entire array protected when WP at V
IH
s
100,000 program/erase cycles
s
100 year data retention
s
8-Pin DIP, 8-Pin SOIC (JEDEC/EIAJ) or
suppression
s
64-Byte page write buffer
s
Self-timed write cycle with auto-clear
14-pin TSSOP
DESCRIPTION
The CAT24AC128 is a 128kbit Serial CMOS EEPROM
internally organized as 16,384 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements. The CAT24AC128
features a 64-byte page write buffer. The device operates
via the I
2
C bus serial interface and is available in 8-pin
DIP, 8-pin SOIC or 14-pin TSSOP packages. Three
device address inputs allows up to 8 devices to share a
common 2-wire I
2
C bus.
PIN CONFIGURATION
DIP Package (P)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
A0
A1
A2
VSS
BLOCK DIAGRAM
SOIC Package (J,K)
EXTERNAL LOAD
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
VCC
VSS
DOUT
ACK
SENSE AMPS
SHIFT REGISTERS
TSSOP Package (U14)
A0
A1
NC
NC
NC
A2
VSS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
V CC
WP
NC
NC
NC
SCL
SDA
SDA
START/STOP
LOGIC
XDEC
WP
CONTROL
LOGIC
256
E
2
PROM
256X512
PIN FUNCTIONS
Pin Name
SDA
SCL
WP
V
CC
V
SS
A0 - A2
Function
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +6V Power Supply
Ground
Device Address Inputs
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
DATA IN STORAGE
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2002 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1028, Rev. C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1977  2136  423  1319  736  40  43  9  27  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved