电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1381A-83AC

产品描述Standard SRAM, 512KX36, 9ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小413KB,共32页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1381A-83AC概述

Standard SRAM, 512KX36, 9ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1381A-83AC规格参数

参数名称属性值
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间9 ns
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度18874368 bit
内存集成电路类型STANDARD SRAM
内存宽度36
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最小待机电流3.14 V
最大压摆率0.215 mA
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
CY7C1381A
CY7C1383A
512K x 36 / 1M x 18 Flow-Thru SRAM
Features
Fast access times: 7.5, 8.5, 9.0, 10.0 ns
Fast clock speed: 117, 100, 83, 66 MHz
Provide high-performance 3-1-1-1 access rate
Optimal for depth expansion
3.3V (–5% / +10%) power supply
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst se-
quence)
• Automatic power-down for portable applications
• High-density, high-speed packages
isters controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), Burst Control In-
puts (ADSC, ADSP, and ADV), Write Enables (BWa, BWb,
BWc, BWd, and BWe), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
Burst Mode Control (MODE). The data outputs (Q), enabled
by OE, are also asynchronous.
Addresses and chip enables are registered with either Ad-
dress Status Processor (ADSP) or address status controller
(ADSC) input pins. Subsequent burst addresses can be inter-
nally generated as controlled by the Burst Advance Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed WRITE cycle. WRITE cycles can be one
to four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BWa
controls DQ1-DQ8 and DQP1. BWb controls DQ9-DQ16 and
DQP2. BWc controls DQ17-DQ24and DQP3. BWd controls
DQ25-DQ32 and DQP4. BWa, BWb BWc, and BWd can be
active only with BWe being LOW. GW being LOW causes all
bytes to be written. WRITE pass-through capability allows writ-
ten data available at the output for the immediately next READ
cycle. This device also incorporates pipelined enable circuit for
easy depth expansion without penalizing system performance.
All inputs and outputs of the CY7C1381A and the CY7C1383A
are JEDEC standard JESD8-5 compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low power CMOS designs using advanced tri-
ple-layer polysilicon, double-layer metal technology. Each
memory cell consists of four transistors and two high-valued
resistors.
The CY7C1381A and CY7C1383A SRAMs integrate
524,288x36 and 1,048,576x18 SRAM cells with advanced
synchronous peripheral circuitry and a 2-bit counter for inter-
nal burst operation. All synchronous inputs are gated by reg-
Selection Guide
-117MHz
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum CMOS Standby Current (mA)
Commercial
7.5
250
30
-100MHz
8.5
230
30
-83MHz
9.0
215
30
-66MHz
10.0
180
30
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
May 19, 2000
Altium Designer 14.3.10
安装了Altium Designer 14.3.10 后才发现,菜单汉化得不好,连起码第一排菜单上面如:文件,编辑......都没有汉化过来,而且软件是越来越大了,有些功能很难用到太浪费资源了吧?...
tuhong20 PCB设计
assertion failed! afxcmn2.inl 110行
在winXP下 VC写的SOCKET通信的程序可以正常运行,但是在EVC写进行改写,Wince上运行出现了assertion failed! afxcmn2.inl 110行 请教一下,这是什么错误?...
czl1983 嵌入式系统
双槽型光耦测电机速度和转向,光耦间距如何布置
请教一下,我现在控制直流电机,用双槽型光耦测电机转速和转向,相位角应该设置在90°这样,我的码盘是53线的,这个双槽型光耦间距怎么处理? 谢谢!!! ...
万年长山 工业自动化与控制
lpc4357平台方案整体市场调研
假设你站在公司的决策层上,如果市场有一套成熟得lpc4357的软硬件方案,内容包含整套评估板含核心板加上底板加上7寸液晶屏,以及开放核心板pcb,底板以及7寸液晶屏pcb工程,以及整套以raw-os为核 ......
jorya_txj 嵌入式系统
在zigbee协议栈定时器中断问题
不加入协议栈时,定时器能正常工作,加入协议栈后定时器不能正常工作,求指点 这是我的定时器吃时候函数 void Timer1_Init(void) { /*设置P1.0为输出模式*/ P1DIR = 0xff; // ......
yzx326 无线连接
【建议】C2000 LaunchPad一学二做
现在坛子里相信有很多人拥有C2000 LaunchPad,给学习C2000带来了方便。如果能组织一下编写它的学习及应用方面的文章,将会给广大网友、特别是以后入门C2000的人带来福音。 我建议: 1、 ......
dontium 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1369  498  1194  1659  839  35  6  30  14  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved