电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1610KV18-333BZI

产品描述QDR SRAM, 16MX8, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, FBGA-165
产品类别存储    存储   
文件大小341KB,共8页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1610KV18-333BZI概述

QDR SRAM, 16MX8, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, FBGA-165

CY7C1610KV18-333BZI规格参数

参数名称属性值
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
内存密度134217728 bit
内存集成电路类型QDR SRAM
内存宽度8
功能数量1
端子数量165
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织16MX8
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
ADVANCE
INFORMATION
CY7C1610KV18, CY7C1625KV18
CY7C1612KV18, CY7C1614KV18
144-Mbit QDR™-II SRAM 2-Word
Burst Architecture
Features
Configurations
CY7C1610KV18 – 16M x 8
CY7C1625KV18 – 16M x 9
CY7C1612KV18 – 8M x 18
CY7C1614KV18 – 4M x 36
Separate independent read and write data ports
Supports concurrent transactions
333 MHz clock for high bandwidth
2-word burst on all accesses
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 666 MHz) at 333 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self timed writes
QDR™-II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in ×8, x9, x18, and x36 configurations
Full data coherency providing most current data
Core VDD = 1.8V(±0.1V); IO VDDQ = 1.4V to VDD
Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Phase Locked Loop (PLL) for accurate data placement
Functional Description
The CY7C1610KV18, CY7C1625KV18, CY7C1612KV18, and
CY7C1614KV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II architecture. QDR-II architecture consists
of two separate ports to access the memory array. The read port
has dedicated data outputs to support read operations and the
write port has dedicated data inputs to support write operations.
QDR-II architecture has separate data inputs and data outputs
to completely eliminate the need to turn around the data bus that
exists with common IO devices. Each port is accessed through
a common address bus. The read address is latched on the
rising edge of the K clock and the write address is latched on the
rising edge of the K clock. Accesses to the QDR-II read and write
ports are completely independent of one another. To maximize
data throughput, both read and write ports are equipped with
DDR interfaces. Each address location is associated with two
8-bit words (CY7C1610KV18), 9-bit words (CY7C1625KV18),
18-bit
words
(CY7C1612KV18),
or
36-bit
words
(CY7C1614KV18) that burst sequentially into or out of the
device. Because data is transferred into and out of the device on
every rising edge of input clocks (K and K and C and C), memory
bandwidth is maximized while simplifying system design by
eliminating bus turn arounds.
Port selects for each port enable depth expansion. Port selects
allow each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
Parameter
Maximum Operating Frequency
Maximum Operating Current
x8/x9
x18
x36
333 MHz
333
850
870
1060
300 MHz
300
780
810
980
250 MHz
250
680
700
850
200 MHz
200
580
590
710
Unit
MHz
mA
Cypress Semiconductor Corporation
Document #: 001-16238 Rev. **
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 21, 2007

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 81  849  1795  2927  2749  49  54  12  33  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved