电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT93C86VI-1.8-GT2

产品描述IC IC,SERIAL EEPROM,1KX16/2KX8,CMOS,SOP,8PIN,PLASTIC, Programmable ROM
产品类别存储    存储   
文件大小176KB,共13页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准  
下载文档 详细参数 全文预览

CAT93C86VI-1.8-GT2概述

IC IC,SERIAL EEPROM,1KX16/2KX8,CMOS,SOP,8PIN,PLASTIC, Programmable ROM

CAT93C86VI-1.8-GT2规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Objectid1125520185
包装说明SOIC-8
Reach Compliance Codecompliant
ECCN代码EAR99
YTEOL0
其他特性IT ALSO OPERATES AT 0.5MHZ AT 1.8MIN
备用内存宽度8
最大时钟频率 (fCLK)3 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度4.9 mm
内存密度16384 bit
内存集成电路类型EEPROM
内存宽度16
湿度敏感等级1
功能数量1
端子数量8
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1KX16
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度1.75 mm
串行总线类型MICROWIRE
最大待机电流0.00001 A
最大压摆率0.003 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度3.9 mm
写保护HARDWARE/SOFTWARE

文档预览

下载PDF文档
CAT93C86 (Rev. C)
16K-Bit Microwire Serial EEPROM
FEATURES
High speed operation: 3MHz
Low power CMOS technology
1.8 to 5.5 volt operation
Selectable x8 or x16 memory organization
Self-timed write cycle with auto-clear
Hardware and software write protection
Power-up inadvertant write protection
Sequential read
Program enable (PE) pin
1,000,000 Program/erase cycles
100 year data retention
Commercial, industrial and automotive
temperature ranges
RoHS-compliant packages
DESCRIPTION
The CAT93C86 is a 16K-bit Serial EEPROM memory
device which is configured as either registers of 16
bits (ORG pin at V
CC
) or 8 bits (ORG pin at GND).
Each register can be written (or read) serially by using
the DI (or DO) pin. The CAT93C86 is manufactured
using Catalyst’s advanced CMOS EEPROM floating
gate technology. The device is designed to endure
1,000,000 program/erase cycles and has a data
retention of 100 years. The device is available in 8-pin
DIP, 8-pin SOIC and 8-pad TDFN packages.
PIN CONFIGURATION
PDIP (L)
SOIC (V, X)
TDFN (ZD4)
CS
SK
DI
DO
1
2
3
4
8 V
CC
7 PE
6 ORG
5 GND
PE
V
CC
CS
SK
FUNCTIONAL SYMBOL
V
CC
SOIC (W)
1
2
3
4
8 ORG
7 GND
6 DO
5 DI
ORG
CS
SK
PE
DI
DO
GND
PIN FUNCTION
Pin Name
CS
SK
DI
DO
V
CC
GND
ORG
PE
(1)
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
Power Supply
Ground
Memory Organization
Program Enable
For Ordering Information details, see page 12.
Notes:
(1) When the ORG pin is connected to V
CC
, x16 organization is
selected. When it is connected to ground, x8 pin is selected.
If the ORG pin is left unconnected, then an internal pull-up
device will select the x16 organization.
© Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. MD-1091 Rev. P

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1791  447  543  701  1302  47  35  27  50  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved