电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P015-1QN68

产品描述Field Programmable Gate Array, 384 CLBs, 15000 Gates, 350MHz, CMOS, 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-68
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P015-1QN68概述

Field Programmable Gate Array, 384 CLBs, 15000 Gates, 350MHz, CMOS, 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-68

A3P015-1QN68规格参数

参数名称属性值
是否Rohs认证不符合
包装说明HVQCCN,
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-XQCC-N68
长度8 mm
湿度敏感等级3
可配置逻辑块数量384
等效关口数量15000
端子数量68
最高工作温度85 °C
最低工作温度
组织384 CLBS, 15000 GATES
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)235
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
C2000到底可以做什么?
C2000家族,虽然用作工业上应用,但是TI别出心裁用音乐的方式来命名三个系列,Piccolo、Delfino和Concerto系列,这也就是本篇文章第一段为什么会出现三个特别的名字。 第一个,Piccolo 系类 ......
fish001 微控制器 MCU
关于光驱的操作
如何通过程序实现对光驱的右键弹出操作, 具体:如果一个设备插上后是光驱,如何写一个应用程序,弹出这个光驱的操作和右键点光盘弹出的结果一样,万能的大牛,谢谢!!!...
lottery009 嵌入式系统
请教这4个低电压电平控制高电压MOS开关电路哪个对?
我想用1.9v的IO控制5v负载的通断, 在网上选了一些图. 看的头都晕了 负载包含: 1. 5V有源蜂鸣器 (40mA). 每300毫秒打开一次. 2. 3v-5v的升压板的锂电池输入端的开关. ...
vcxz_1982 模拟电子
运放和三极管组成的恒压电路和恒流电路
运放和三极管组成的恒压电路和恒流电路 恒压电路 15V的电压是给电路的输出端提供足够的电流,R3是一个限流电阻(为了防止15V电压刚载时,由于三极管c、e极之间存在的结电容,会有一个 ......
QWE4562009 电路观察室
如何Hold住所有线性电源指标(二)
接下来这一讲我们会主要介绍:线性电源中的回读准确度、回读分辨率、远端感测、稳定性指标、温度稳定性、负载调整率、线路调整率指标。 回读准确度 回读准确度有时也称为仪表准确度。它决 ......
Jack_ma 测试/测量
【平头哥RVB2601创意应用开发】记录一下hello worl系统启动流程
【前言】前面一阵子,看了入门手册,拉取例子运行,或者改改,就可以运行了,但是真正要从头写自己想要的东西,就会遇到很多麻烦,今天放假,静下心,理清一下板子的启动流程,给自己记录起来, ......
lugl4313820 玄铁RISC-V活动专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1445  359  533  2212  1118  41  7  31  28  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved