电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P125-2QN132YI

产品描述Field Programmable Gate Array, 3072 CLBs, 125000 Gates, CMOS, 8 X 8 MM, 0.75 MM HEIGHT, 0.50 MM PITCH, QFP-132
产品类别可编程逻辑器件    可编程逻辑   
文件大小9MB,共210页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P125-2QN132YI概述

Field Programmable Gate Array, 3072 CLBs, 125000 Gates, CMOS, 8 X 8 MM, 0.75 MM HEIGHT, 0.50 MM PITCH, QFP-132

A3P125-2QN132YI规格参数

参数名称属性值
是否Rohs认证不符合
包装说明8 X 8 MM, 0.75 MM HEIGHT, 0.50 MM PITCH, QFP-132
Reach Compliance Codecompliant
JESD-30 代码S-XQCC-N132
长度8 mm
可配置逻辑块数量3072
等效关口数量125000
端子数量132
最高工作温度85 °C
最低工作温度-40 °C
组织3072 CLBS, 125000 GATES
封装主体材料UNSPECIFIED
封装代码QCCN
封装形状SQUARE
封装形式CHIP CARRIER
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 15
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
A3P015
1
15,000
128
384
1
6
2
49
QN68
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
7
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
ProASIC3 Devices
Cortex-M1 Devices
2
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
3
Integrated PLL in CCCs
VersaNet Globals
4
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
7
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
7
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
7
VQ100
TQ144
PQ208
FG144
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
† A3P015 and A3P030 devices do not support this feature.
July 2014
© 2014 Microsemi Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
【环境专家之智能手表】Part8:下井人员代码迁移
1.介绍 本来这一篇要写活动状态识别,但是下井人员代码有一些问题,所以做了代码迁移,将之前合并的代码迁移到【On-board Sensor Tag Demo】,为什么要迁移到这个例程中,是因为这个例程中有 ......
PowerWorld 物联网大赛方案集锦
LPC1500体验+(5)Usercode的Signature生成
LPCXpresso1549试用报告——(5)Usercode的Signature生成 文档编号AN-0001-A0 关键字LPCXpresso1549, LPC1549, Keil MDK, Usercode Valid, Signature,ELFDWT 摘要本文记述了LPC15xx ......
mars4zhu NXP MCU
户用逆变电源系统的研究与设计
1 引言   我国西北地区国土面积辽阔,太阳能和风能资源非常丰富,其中太阳能年均辐射强度为6000~8400MJ/m2,年均太阳能光照时间为3000~3200h;风力平均为5~6级。西北边远地区经济不发达 ......
wxf1357 模拟与混合信号
纯干货:小议运放构成的放大器的频响与稳定性
@gmchen 的原创,关于放大器稳定性的帖子,以及在电路设计完成后,实际制作方面一些影响放大器稳定性的一些个人经验。 纯干货,送给需要的朋友。 小议运放构成的放大器的频响与稳定性 小 ......
EEWORLD社区 模拟电子
单片机转arm7最好的引导材料
一不小心在网上发现这么宝贵的资料,和大家分享下。...
hdujinhuihui 单片机
专业转行.可能以后很少做电路方向了
感谢大家这么久以来的照顾和帮助. 在大家的支持下.我去年使用STM32拿到了电子设计大赛国家二等奖.但是由于自己的情况.和对未来形势的预计.研究生阶段选择了微电子方向.做器件和工艺. 现在手里 ......
astwyg 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 842  452  1064  1390  487  34  48  14  21  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved