电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP1G373GN

产品描述D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6
产品类别逻辑    逻辑   
文件大小226KB,共25页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP1G373GN概述

D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6

74AUP1G373GN规格参数

参数名称属性值
是否Rohs认证符合
包装说明SON,
Reach Compliance Codecompliant
系列AUP/ULP/V
JESD-30 代码R-PDSO-N6
JESD-609代码e3
长度1 mm
逻辑集成电路类型D LATCH
湿度敏感等级1
位数1
功能数量1
端子数量6
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SON
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
传播延迟(tpd)25.9 ns
认证状态Not Qualified
座面最大高度0.35 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)0.8 V
标称供电电压 (Vsup)1.1 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Tin (Sn)
端子形式NO LEAD
端子节距0.3 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度0.9 mm
Base Number Matches1

文档预览

下载PDF文档
74AUP1G373
Low-power D-type transparent latch; 3-state
Rev. 6 — 4 July 2012
Product data sheet
1. General description
The 74AUP1G373 provides the single D-type transparent latch with 3-state output. While
the latch-enable (LE) input is high, the Q output follows the data (D) input. When pin LE is
LOW, the latch stores the information that was present at the D-input one set-up time
preceding the HIGH-to-LOW transition of pin LE. When pin OE is LOW, the contents of
the latch is available at the (Q) output. When pin OE is HIGH, the output goes to the
high-impedance OFF-state. Operation of input pin OE does not affect the state of the
latch.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74AUP1G373GN相似产品对比

74AUP1G373GN 74AUP1G373GW 74AUP1G373GS 74AUP1G373GM 74AUP1G373GF
描述 D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6 D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6 D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6 D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6 D Latch, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, PDSO6
是否Rohs认证 符合 符合 符合 符合 符合
包装说明 SON, TSSOP, VSON, VSON, VSON,
Reach Compliance Code compliant compliant compliant compliant compliant
系列 AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V
JESD-30 代码 R-PDSO-N6 R-PDSO-G6 S-PDSO-N6 R-PDSO-N6 S-PDSO-N6
JESD-609代码 e3 e3 e3 e3 e3
长度 1 mm 2 mm 1 mm 1.45 mm 1 mm
逻辑集成电路类型 D LATCH D LATCH D LATCH D LATCH D LATCH
湿度敏感等级 1 1 1 1 1
位数 1 1 1 1 1
功能数量 1 1 1 1 1
端子数量 6 6 6 6 6
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SON TSSOP VSON VSON VSON
封装形状 RECTANGULAR RECTANGULAR SQUARE RECTANGULAR SQUARE
封装形式 SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 260 260
传播延迟(tpd) 25.9 ns 25.9 ns 25.9 ns 25.9 ns 25.9 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 0.35 mm 1.1 mm 0.35 mm 0.5 mm 0.5 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V
标称供电电压 (Vsup) 1.1 V 1.1 V 1.1 V 1.1 V 1.1 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子面层 Tin (Sn) Tin (Sn) Tin (Sn) Tin (Sn) Tin (Sn)
端子形式 NO LEAD GULL WING NO LEAD NO LEAD NO LEAD
端子节距 0.3 mm 0.65 mm 0.35 mm 0.5 mm 0.35 mm
端子位置 DUAL DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 30 30
触发器类型 POSITIVE EDGE HIGH LEVEL POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 0.9 mm 1.25 mm 1 mm 1 mm 1 mm
Base Number Matches 1 1 1 - -
厂商名称 - Nexperia - Nexperia Nexperia

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2392  2566  2357  1960  2883  54  23  32  6  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved