电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2SSTV857ZC-27

产品描述PLL Based Clock Driver, SSTV Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 6 X 12 MM, TSSOP2-48
产品类别逻辑    逻辑   
文件大小130KB,共8页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

CY2SSTV857ZC-27概述

PLL Based Clock Driver, SSTV Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 6 X 12 MM, TSSOP2-48

CY2SSTV857ZC-27规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码TSSOP
包装说明TSOP2,
针数48
Reach Compliance Codeunknown
系列SSTV
输入调节MUX
JESD-30 代码R-PDSO-G48
长度12.4965 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量48
实输出次数10
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)7.5 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.1 ns
座面最大高度1.1 mm
最大供电电压 (Vsup)2.63 V
最小供电电压 (Vsup)2.38 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度6.096 mm
最小 fmax60 MHz
Base Number Matches1

文档预览

下载PDF文档
CY2SSTV857-27
Differential Clock Buffer/Driver DDR333/PC2700-Compliant
Features
• Operating frequency: 60 MHz to 200 MHz
• Supports 266, 333 MHz DDR SDRAM
• 10 differential outputs from 1 differential input
• Spread-Spectrum-compatible
• Low jitter (cycle-to-cycle): < 75
• Very low skew: < 100 ps
• Power management control input
• High-impedance outputs when input clock < 10 MHz
• 2.5V operation
• Pin-compatible with CDC857-2 and -3
• 48-pin TSSOP package
• Industrial temp. of
–40°
to +85°C
• Conforms to JEDEC DDR specification
Description
The CY2SSTV857-27 is a high-performance, low-skew,
low-jitter zero-delay buffer designed to distribute differential
clocks in high-speed applications. The CY2SSTV857-27
generates ten differential pair clock outputs from one differ-
ential pair clock input. In addition, the CY2SSTV857-27
features differential feedback clock outputs and inputs. This
allows the CY2SSTV857-27 to be used as a zero-delay buffer.
When used as a zero-delay buffer in nested clock trees, the
CY2SSTV857-27 locks onto the input reference and translates
with near-zero delay to low-skew outputs.
Block Diagram
Pin Configuration
3
2
PD #
AVDD
37
16
T est and
P ow erdo w n
L o gic
5
6
10
9
20
19
22
23
46
47
44
43
Y0
Y0#
Y1
Y1#
Y2
Y2#
Y3
Y3#
Y4
Y4#
Y5
Y5#
Y6
Y6#
Y7
Y7#
Y8
Y8#
Y9
Y9#
FBO UT
FBO U T #
VSS
Y0#
Y0
VDDQ
Y1
Y1#
VSS
VSS
Y2#
Y2
VDDQ
VDDQ
C LK
C LK #
VDDQ
AVDD
AVSS
VSS
Y3#
Y3
VDDQ
Y4
Y4#
VSS
1
2
3
4
5
6
48
47
46
45
44
43
VSS
Y5#
Y5
VDDQ
Y6
Y6#
VSS
VSS
Y7#
Y7
VDDQ
PD#
F B IN
F B IN #
VDDQ
FBOUT#
FBOUT
VSS
Y8#
Y8
VDDQ
Y9
Y9#
VSS
CY2SSTV857-27
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
C LK
C LK#
F B IN
F B IN #
13
14
39
40
PLL
36
35
29
30
27
26
32
33
Rev 1.0, November 21, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Tel:(408) 855-0555
Fax:(408) 855-0550
Page 1 of 8
www.SpectraLinear.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1719  1604  1087  2805  425  59  11  19  52  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved