电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-62843F3-802L

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 INCH, CERAMIC, QFP-72
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共57页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-62843F3-802L概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 INCH, CERAMIC, QFP-72

BU-62843F3-802L规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码QFP
包装说明QFF,
针数72
Reach Compliance Codecompliant
地址总线宽度32
边界扫描NO
总线兼容性PCI
最大时钟频率20 MHz
通信协议MIL-STD-1553A; MIL-STD-1553B; MIL-STD-1760; STANAG-3838
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度32
JESD-30 代码S-CQFP-F72
JESD-609代码e0
长度25.4 mm
低功率模式NO
串行 I/O 数2
端子数量72
最高工作温度70 °C
最低工作温度
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度3.94 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度25.4 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1

文档预览

下载PDF文档
BU-62743/62843/62864
PCI ENHANCED MINIATURE
ADVANCED COMMUNICATION
ENGINE (PCI ENHANCED MINI-ACE®)
Make sure the next
Card you purchase
has...
®
FEATURES
32-Bit/33MHz, 3.3Volt, PCI Target
Interface
Fully Integrated 1553A/B Notice 2,
McAir, STANAG 3838 Interface
Terminal
Compatible with Enhanced Mini-ACE,
Mini-ACE (Plus) and ACE Generations
Choice of:
• RT only with 4K RAM (BU-62743)
• BC/RT/MT with 4K RAM (BU-62843)
• BC/RT/MT with 64K RAM, with RAM
Parity (BU-62864)
3.3V Logic
5V Transceiver. Available with 1760 or
McAir Compatible Options
1.0-inch square, 72-Pin Flatpack /
Formed Gull Lead Ceramic Package
Choice of 10, 12, 16, or 20MHz 1553
Clock
Highly Autonomous BC with Built-in
Message Sequence Control:
• Frame Scheduling
• Branching
• Asynchronous Message Insertion
• General Purpose Queue
• User-defined Interrupts
Advanced RT Functions:
• Global Circular Buffering
• Interrupt Status Queue
• 50% Circular Buffer Rollover
Interrupts
Selective Message Monitor or RT/
Monitor
Actual Size:
1.0” Square Package
DESCRIPTION
The PCI Enhanced Mini-ACE family of MIL-STD-1553 terminals pro-
vides a complete interface between a 32-Bit / 33MHz PCI Bus and a
MIL-STD-1553 bus. These terminals integrate dual transceiver, proto-
col logic, and 4K words or 64K words of RAM.
With a 1.0-inch square package, the PCI Enhanced Mini-ACE is
nearly 100% footprint and software compatible with the Enhanced
Mini-ACE, previous generation Mini-ACE (Plus) terminals, and is soft-
ware compatible with the older ACE series.
The PCI portion of the PCI Enhanced Mini-ACE is powered by 3.3V.
The PCI interface is NOT 5V tolerant.
Multiprotocol support of MIL-STD-1553A/B and STANAG 3838, includ-
ing versions incorporating McAir compatible transmitters, is provided.
There is a choice of 10, 12, 16, or 20 MHz 1553 clocks. The BC/RT/
MT versions with 64K words of RAM include built-in RAM parity check-
ing.
BC features include a built-in message sequence control engine, with
a set of 20 instructions. This provides an autonomous means of
implementing multi-frame message scheduling, message retry
schemes, data double buffering, asynchronous message insertion,
and reporting to the host CPU.
The PCI Enhanced Mini-ACE RT offers the choices of single and
circular buffering, along with a global circular buffering option, 50%
rollover interrupt for circular buffers, and an interrupt status queue.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
©
2002 Data Device Corporation
WinCE下怎么读XML某节点的值??
最好能贴点代码,谢谢...
fayshaw 嵌入式系统
stm32L011F4 内部RTC 闹钟,存在唤不醒的状态
如题,使用内部RTC,大部分情况下,秒中断是能唤醒的,但是存在低功耗之后唤不醒的状况, 不知道什么原因,求指教。该现象暂时还未找到100%重现的方法,只是偶尔会出现,做了4个板子,每个板子 ......
麻袋 stm32/stm8
关于三星Armv4-2410ep教学开发板上串口的问题
各位大师们好 我现在在三星Armv4-2410ep教学开发板上做串口通信的开发。我是在Windows Ce 4.2的平台下作的。台子上的Serial 0,我可以轻松搞定,可是Serial 2我怎么调也调不成功?这是为什 ......
liso ARM技术
DC/DC开关电源
这是我花了几天的时间设计的一路输入,多路输出的DC/DC开关电源,与大家分享一下...
armxiaohai PCB设计
我发的帖怎么看不见呢
:):victory::loveliness::kiss:...
qiuhanqing 为我们提建议&公告
关于signal tap ii的问题
signaltap ii 里面不能编辑输入信号对吧 通常在signal configuration中是对clock配置 但这样的话 从中分析输出信号又该怎么得到正确的结果呢? 另外signaltap ii 与其它的波形仿真又有什么区别 ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 889  770  2425  2634  887  44  20  40  25  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved