电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V433S11PF8

产品描述TQFP-100, Reel
产品类别存储    存储   
文件大小262KB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

71V433S11PF8概述

TQFP-100, Reel

71V433S11PF8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码TQFP
包装说明QFP, QFP100,.63X.87
针数100
制造商包装代码PK100
Reach Compliance Codenot_compliant
最长访问时间11 ns
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
内存密度1048576 bit
内存集成电路类型STANDARD SRAM
内存宽度32
湿度敏感等级3
端子数量100
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.015 A
最小待机电流3.14 V
最大压摆率0.22 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
32K x 32
3.3V Synchronous SRAM
Flow-Through Outputs
Features
32K x 32 memory configuration
Supports high performance system speed:
Commercial and Industrial:
— 11 11ns Clock-to-Data Access (50MHz)
— 12 12ns Clock-to-Data Access (50MHz)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular plastic
thin quad flatpack (TQFP).
IDT71V433
x
x
x
x
x
x
x
Description
The IDT71V433 is a 3.3V high-speed 1,048,576-bit SRAM orga-
nized as 32K x 32 with full support of various processor interfaces
including the Pentium™ and PowerPC™. The flow-through burst archi-
tecture provides cost-effective 2-1-1-1 performance for processors up to
50 MHz.
The IDT71V433 SRAM contains write, data-input, address and
control registers. There are no registers in the data output path (flow-
through architecture). Internal logic allows the SRAM to generate a
self-timed write based upon a decision which can be left until the
extreme end of the write cycle.
The burst mode feature offers the highest level of performance to
the system designer, as the IDT71V433 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from
the array after a clock-to-data access time delay from the rising clock
edge of the same cycle. If burst mode operation is selected (ADV=LOW),
the subsequent three cycles of output data will be available to the
user on the next three rising clock edges. The order of these three
addresses will be defined by the internal burst counter and the
LBO
input pin.
The IDT71V433 SRAM utilizes IDT's high-performance 3.3V
CMOS process, and is packaged in a JEDEC Standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP).
Pin Description
A
0
–A
14
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
–BW
4
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
–I/O
31
V
DD
, V
DDQ
V
SS
, V
SSQ
Address Inputs
Chip Enable
Chips Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock Input
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input/Output
Co re and I/O Power Supply (3.3V)
Array Ground, I/O Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Power
Power
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
3729 tbl 01
Pentium is a trademark of Intel Corp.
PowerPC is a trademark of International Business Machines, Inc.
AUGUST 2001
1
DSC-3729/04
©2000 Integrated Device Technology, Inc.

71V433S11PF8相似产品对比

71V433S11PF8 IDT71V433S11PFG8
描述 TQFP-100, Reel Cache SRAM, 32KX32, 11ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
零件包装代码 TQFP QFP
包装说明 QFP, QFP100,.63X.87 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数 100 100
Reach Compliance Code not_compliant unknown
最长访问时间 11 ns 11 ns
JESD-30 代码 R-PQFP-G100 R-PQFP-G100
JESD-609代码 e0 e3
内存密度 1048576 bit 1048576 bit
内存集成电路类型 STANDARD SRAM CACHE SRAM
内存宽度 32 32
端子数量 100 100
字数 32768 words 32768 words
字数代码 32000 32000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C
组织 32KX32 32KX32
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QFP LQFP
封装形状 RECTANGULAR RECTANGULAR
封装形式 FLATPACK FLATPACK, LOW PROFILE
并行/串行 PARALLEL PARALLEL
认证状态 Not Qualified Not Qualified
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) MATTE TIN
端子形式 GULL WING GULL WING
端子节距 0.635 mm 0.65 mm
端子位置 QUAD QUAD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 517  2928  2556  1290  797  58  59  56  26  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved