电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3579YSA85BQ8

产品描述Standard SRAM, 256KX18, 8.5ns, CMOS, PBGA165
产品类别存储    存储   
文件大小237KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V3579YSA85BQ8概述

Standard SRAM, 256KX18, 8.5ns, CMOS, PBGA165

IDT71V3579YSA85BQ8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
Reach Compliance Codenot_compliant
最长访问时间8.5 ns
最大时钟频率 (fCLK)87 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
内存密度4718592 bit
内存集成电路类型STANDARD SRAM
内存宽度18
湿度敏感等级3
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.18 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577YS
IDT71V3579YS
IDT71V3577YSA
IDT71V3579YSA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2006 Integrated Device Technology, Inc.
APRIL 2006
DSC-6450/0A
6450tbl 01
关于智能插座网络透传的问题
关于智能插座的设置,我有两个疑问: 1. 在把智能插座通电以后,我根据包装上的提示,扫描二维码,下载APP,下载后,就让我设置我局域网WIFI的SSID和密码。设置好以后,我就可以遥控插座了。 ......
kevinlau 无线连接
我与春天有个约会
转眼间四月就要瞧瞧离去,五月已经再向我们招手,真是日月如梭,岁月如流。过去的日子一直来不及体验春天的气息,来不及呼吸春天的空气,忙着生活、工作和学习,竟然忘却了春姑娘的温情, ......
张无忌1987 聊聊、笑笑、闹闹
[转]如何精确采集复阻抗的测试数据?
如何精确采集复阻抗的测试数据? 进行设计时工程师必须满足或超过仪器仪表和测量设备的设计目标。在设计过程中,针对测试和测量方法与方案使用精确而适当的仪器仪表尤为重要。为了更好 ......
dontium ADI 工业技术
纳米焊膏与21世纪电路安装技术
纳米焊膏与21世纪电路安装技术...
lorant 模拟电子
求助ccsv4.2配置初始化链接的时候出错的问题
各位大神好,我今年毕设题目和这个有关,需要用ezdsp5535在ccsv4.2环境下做。但是我按照说明书操作的时候出现了如图的问题。 我是做到第八步Target->Connect Target时候遇到这个问题的 我的c ......
大耳朵吐吐吐吐 DSP 与 ARM 处理器
EEWORLD大学堂----ADPD188BI 适用于烟雾探测的集成光学模块
ADPD188BI 适用于烟雾探测的集成光学模块:https://training.eeworld.com.cn/course/6170...
hi5 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2594  1386  2324  1197  2567  7  48  43  11  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved