电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V25761S166BGGI

产品描述Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119
产品类别存储    存储   
文件大小327KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V25761S166BGGI概述

Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119

71V25761S166BGGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5,3.3 V
认证状态Not Qualified
座面最大高度2.36 mm
最大待机电流0.035 A
最小待机电流3.14 V
最大压摆率0.33 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36
IDT71V25761YS/S
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configuration
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761 are high-speed SRAMs organized as 128K x 36.
The IDT71V25761 SRAMs contain write, data, address and control
registers. Internal logic allows the SRAM to generate a self-timed write
based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-5297/05
freescale原厂coldfire MCF52277开发板转让
我这有块飞思卡尔原厂的MCF52277开发板,现在没什么用了,想转让掉。MCF52277是coldfire系列的V2核心架构主要是面向工业应用,做HMI之类的应用,支持tft lcd控制器,可支持到800X480分辨率下面 ......
kernelpanic 淘e淘
USB驱动 蓝屏 bhound5.sys 错误怎么回事?
用DeviceIOControl写数据时,蓝屏,出现 STOP:0X0000008E (0XC0000005, 0XF771745B, 0XF5BEA580,0X00000000) bhound5.sys - address F771745b base at F7717000, Datestamp 3f8bbffd USB驱动 ......
zhaoxianglun 嵌入式系统
win ce 软件
求一个能在windows ce net 5.0 上能使用的手写输入软件...
yjkally 嵌入式系统
用感光板制作电路板全程图解 (一)
用感光板制作电路板全程图解   在业余电子制作及电子产品开发中常常需要做电路板,手工制作电路板的方法多种多样,每种制作的方法也是各有优缺点。我使用的较多的是利用感光板来制作电路 ......
yuandayuan6999 PCB设计
【Nucleo心得】+(七)BlueNRG代码浏览
BlueNRG代码浏览 在这里定义设备名称、地址(但是实际地址好像每次复位后都是随机变化的一个不同的地址)。 179736这里定义了service-uuid和characteristic-uuid179737 刚好跟使用Blueroot ......
mars4zhu stm32/stm8
Error[Li005]: no definition for "__write" 哪位高手能解释一下?
EWARM5.41版本编译链接出错Error:nodefinitionfor"__write" 看到以前一个帖子里说 “IARARM520的ewp文件中Release版本的GenLowLevelInterface配置项默认是关闭的(即值为0,该配置项在Debug版本 ......
lulifang_joy stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1013  353  138  2806  2559  4  30  27  33  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved