电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7201LA15SOI8

产品描述FIFO, 512X9, 15ns, Asynchronous, CMOS, PDSO28, SOIC-28
产品类别存储    存储   
文件大小111KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT7201LA15SOI8概述

FIFO, 512X9, 15ns, Asynchronous, CMOS, PDSO28, SOIC-28

IDT7201LA15SOI8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码SOIC
包装说明SOIC-28
针数28
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间15 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码R-PDSO-G28
JESD-609代码e0
长度18.3642 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量28
字数512 words
字数代码512
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP28,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度3.048 mm
最大待机电流0.005 A
最大压摆率0.08 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度8.763 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS ASYNCHRONOUS FIFO
256 x 9, 512 x 9 and 1,024 x 9
IDT7200L
IDT7201LA
IDT7202LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
First-In/First-Out dual-port memory
256 x 9 organization (IDT7200)
512 x 9 organization (IDT7201)
1,024 x 9 organization (IDT7202)
Low power consumption
— Active: 440mW (max.)
—Power-down: 28mW (max.)
Ultra high speed—12ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
720x family is pin and functionally compatible from 256 x 9 to 64k x 9
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CEMOS™ technology
Military product compliant to MIL-STD-883, Class B
Standard Military Drawing #5962-87531, 5962-89666, 5962-89863
and 5962-89536 are listed on this function
Dual versions available in the TSSOP package. For more informa-
tion, see IDT7280/7281/7282 data sheet
IDT7280 = 2 x IDT7200
IDT7281 = 2 x IDT7201
IDT7282 = 2 x IDT7202
Industrial temperature range (–40
o
C to +85
o
C) is available
(plastic packages only)
Green parts available, see ordering information
DESCRIPTION:
The IDT7200/7201/7202 are dual-port memories that load and empty data
on a first-in/first-out basis. The devices use Full and Empty flags to prevent data
overflow and underflow and expansion logic to allow for unlimited expansion
capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They
are designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications. Military grade
product is manufactured in compliance with MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0
-D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
256 x 9
512 x 9
1,024 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0
-Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
2679 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES
1
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2017
DSC-2679/15
笔试时遇到一电源滤波电路,求大侠给分析分析
电路见附件 本帖最后由 dzgcsj_yrj 于 2012-10-22 19:35 编辑 ]...
dzgcsj_yrj 模拟电子
EEWORLD大学堂----verilog HDL数字集成电路设计原理与应用
verilog HDL数字集成电路设计原理与应用:https://training.eeworld.com.cn/course/5753Verilog HDL数字集成电路设计原理与应用 蔡觉平 何小川 西安电子科技大学 蔡觉平、李振荣主讲...
桂花蒸 FPGA/CPLD
51扩展线选方式地址是如何让分配的
51扩展线选方式地址是如何让分配的 2K的8位扩展成8K的8位,根据什么如此分配地址? O(∩_∩)O谢谢...
simonprince 51单片机
不求高大上,这个插线板有点儿意思!
近日一个来自于德国的团队在知名众筹平台Kickstarter上线了一款采用模块化设计的插线板YOUMO,用户可以在基础的供电组件上自由添加自己想要的功能模块,包括USB充电模块、无线充电板模块、蓝 ......
fish001 无线连接
如何使用“我的”功能
如何使用“我的”功能 1)会员必须首先登录,如没有用户名请先注册。 登录之后,在论坛的左上方会出现显示用户名的超链接,可编辑我的资料和进入个人空间,如图所示: 23834 2 ......
小娜 为我们提建议&公告
【是德征文】+我选择安捷伦54622a示波器的理由-----MegaZoom技术
本帖最后由 wanglong137136 于 2017-3-28 14:54 编辑 在测试和测量领域,人们对深存储示波器越来越熟悉。安捷伦54622a与其它品牌产品浅存储示波器相比,安捷伦54622a示波器具有的MegaZ ......
wanglong137136 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 168  1709  2787  1607  2413  36  52  24  43  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved