电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSS902ESAPIND

产品描述Network Interface, CMOS, CQFP132,
产品类别无线/射频/通信    电信电路   
文件大小338KB,共46页
制造商TEMIC
官网地址http://www.temic.de/
下载文档 详细参数 全文预览

TSS902ESAPIND概述

Network Interface, CMOS, CQFP132,

TSS902ESAPIND规格参数

参数名称属性值
是否Rohs认证不符合
Reach Compliance Codeunknown
JESD-30 代码S-XQFP-F132
JESD-609代码e0
端子数量132
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC
封装代码QFF
封装等效代码QFL132,.95SQ,25
封装形状SQUARE
封装形式FLATPACK
电源5 V
认证状态Not Qualified
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距0.635 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
TSS902E
Viterbi and Reed–Solomon FEC Decoder
1. Description
Digital communication channels are inherently noisy, making transmission error control essential for reliable
communication at low transmit power.
The TSS902E is a single–chip Forward Error Correction decoder; it conforms to the MPEG–II transport layer protocol
specified by ISO/IEC standard and FEC requirements of Digital Video Broadcasting (DVB) specification; its typical
applications are DVB satellites, regenerative multi–media transmission satellites and military communications.
The TSS902E capabilities rely on Viterbi and Reed–Solomon decoding algorithms to achieve extremely low bit–error
rate (BER) on the transmitted data. Allowing discontinuous data blocks transmission, the TSS902E burst mode feature
is unique.
The component is made of the following blocks:
G
The inner decoder which performs the first level error detection and correction.
This unit is made of a depuncturing block, a Viterbi decoder (k=7) and a synchronization/clock controller.
G
The convolutional deinterleaver, l=12 bytes for RS (204, 188, T=8) configuration.
G
The outer decoder performs the second level error protection, using a Reed Solomon (255, 239) error correcting
process.
G
The descrambler for energy dispersal removal.
G
A micro–processor interface to setup the device and monitor the testability functions.
While monitoring the inner Viterbi decoder BER output, the phase and the depuncturing pattern are tuned until the
Viterbi decoder proper alignment is found.
The Viterbi decoder output feeds the deinterleaver and Reed–Solomon decoder synchronization module. Once the
synchronization words have been found, the deinterleaver, the outer Reed–Solomon decoder and the descrambler are
properly aligned.
Each functional block may be by–passed, giving more flexibility to a system designer.
2. Features
2.1. General
G
G
G
G
G
G
G
G
G
G
Compliant with ETS 300 421 for DVB, DVB–S.
Compliant with ISO/IEC–CD 13818–1 MPEG–II transport layer protocol.
Input code rate frequency up to 10 MBits/sec at 5V.
On–chip Bit Error Rate monitoring.
SEU immunity better than 30 MeV/mg/cm
2
Total dose better than 50 Krad (Si).
Supply voltage 3 to 5V.
Power consumption 1W at 5V / 10MHz external clock frequency (code rate 7/8).
0.6
µm
drawn CMOS, 3 metal layers.
132–pin MQFP.
2.2. Viterbi Decoder
G
Selectable code rates
1
/
2
,
2
/
3
,
3
/
4
,
5
/
6
and
7
/
8
or automatic acquisition mode
.
Rev. D
April 1999
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 349  922  1112  2760  1956  11  57  36  27  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved