DISCRETE SEMICONDUCTORS
DATA SHEET
BF1202; BF1202R; BF1202WR
N-channel dual-gate PoLo
MOS-FETs
Product specification
Supersedes data of 1999 Dec 01
2000 Mar 29
Philips Semiconductors
Product specification
N-channel dual-gate PoLo MOS-FETs
FEATURES
•
Short channel transistor with high
forward transfer admittance to input
capacitance ratio
•
Low noise gain controlled amplifier
•
Partly internal self-biasing circuit to
ensure good cross-modulation
performance during AGC and good
DC stabilization.
APPLICATIONS
•
VHF and UHF applications with
3 to 9 V supply voltage, such as
digital and analogue television
tuners and professional
communications equipment.
handbook, 2 columns
4
BF1202; BF1202R;
BF1202WR
PINNING
PIN
1
2
3
4
DESCRIPTION
source
drain
gate 2
gate 1
Top view
MSB035
handbook, 2 columns
3
4
2
1
BF1202R marking code:
LEp
Fig.2
Simplified outline
(SOT143R).
3
page
3
4
DESCRIPTION
Enhancement type N-channel
field-effect transistor with source and
substrate interconnected. Integrated
diodes between gates and source
protect against excessive input
voltage surges. The BF1202,
BF1202R and BF1202WR are
encapsulated in the SOT143B,
SOT143R and SOT343R plastic
packages respectively.
QUICK REFERENCE DATA
SYMBOL
V
DS
I
D
P
tot
y
fs
C
ig1-ss
C
rss
F
X
mod
T
j
PARAMETER
drain-source voltage
drain current
total power dissipation
forward transfer admittance
input capacitance at gate 1
reverse transfer capacitance
noise figure
cross-modulation
operating junction temperature
CAUTION
This product is supplied in anti-static packing to prevent damage caused by electrostatic discharge during transport
and handling. For further information, refer to Philips specs.: SNW-EQ-608, SNW-FQ-302A and SNW-FQ-302B.
2000 Mar 29
2
f = 1 MHz
f = 800 MHz
input level for k = 1% at
40 dB AGC
CONDITIONS
−
−
−
25
−
−
−
100
−
MIN.
−
−
−
30
1.7
15
1.1
105
−
TYP.
MAX.
10
30
200
40
2.2
30
1.8
−
150
UNIT
V
mA
mW
mS
pF
fF
dB
dBµV
°C
1
Top view
2
MSB014
2
Top view
1
MSB842
BF1202 marking code:
LDp
BF1202WR marking code:
LE
Fig.1
Simplified outline
(SOT143B).
Fig.3
Simplified outline
(SOT343R).
Philips Semiconductors
Product specification
N-channel dual-gate PoLo MOS-FETs
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 60134).
SYMBOL
V
DS
I
D
I
G1
I
G2
P
tot
PARAMETER
drain-source voltage
drain current
gate 1 current
gate 2 current
total power dissipation
BF1202; BF1202R
BF1202WR
T
stg
T
j
Note
1. T
s
is the temperature of the soldering point of the source lead.
THERMAL CHARACTERISTICS
SYMBOL
R
th j-s
BF1202; BF1202R
BF1202WR
PARAMETER
thermal resistance from junction to soldering point
storage temperature
operating junction temperature
T
s
≤
113
°C;
note 1
T
s
≤
119
°C;
note 1
−
−
CONDITIONS
−
−
−
−
BF1202; BF1202R;
BF1202WR
MIN.
MAX.
10
30
±10
±10
200
200
+150
150
V
UNIT
mA
mA
mA
mW
mW
°C
°C
−65
−
VALUE
185
155
UNIT
K/W
K/W
250
handbook, halfpage
Ptot
(mW)
200
MCD951
(2)
(1)
150
100
50
0
0
50
100
150
Ts (°C)
200
(1) BF1202WR.
(2) BF1202; BF1202R.
Fig.4 Power derating curve.
2000 Mar 29
3
Philips Semiconductors
Product specification
N-channel dual-gate PoLo MOS-FETs
STATIC CHARACTERISTICS
T
j
= 25
°C
unless otherwise specified.
SYMBOL
V
(BR)DSS
PARAMETER
drain-source breakdown voltage
CONDITIONS
V
G1-S
= V
G2-S
= 0; I
D
= 10
µA
V
G2-S
= V
DS
= 0; I
G1-S
= 10 mA
V
G1-S
= V
DS
= 0; I
G2-S
= 10 mA
V
G2-S
= V
DS
= 0; I
S-G1
= 10 mA
V
G1-S
= V
DS
= 0; I
S-G2
= 10 mA
V
G2-S
= 4 V; V
DS
= 5 V; I
D
= 100
µA
V
G1-S
= 5 V; V
DS
= 5 V; I
D
= 100
µA
BF1202; BF1202R;
BF1202WR
MIN.
10
6
6
0.5
0.5
0.3
0.3
8
−
−
MAX.
−
−
−
1.5
1.5
1.0
1.2
16
50
20
UNIT
V
V
V
V
V
V
V
mA
nA
nA
V
(BR)G1-SS
gate 1-source breakdown voltage
V
(BR)G2-SS
gate 2-source breakdown voltage
V
(F)S-G1
V
(F)S-G2
V
G1-S(th)
V
G2-S(th)
I
DSX
I
G1-SS
I
G2-SS
Note
1. R
G1
connects G
1
to V
GG
= 5 V.
forward source-gate 1 voltage
forward source-gate 2 voltage
gate 1-source threshold voltage
gate 2-source threshold voltage
drain-source current
gate 1 cut-off current
gate 2 cut-off current
V
G2-S
= 4 V; V
DS
= 5 V; R
G1
= 120 kΩ;
note 1
V
G2-S
= V
DS
= 0; V
G1-S
= 5 V
V
G1-S
= V
DS
= 0; V
G2-S
= 4 V
DYNAMIC CHARACTERISTICS
Common source; T
amb
= 25
°C;
V
G2-S
= 4 V; V
DS
= 5 V; I
D
= 12 mA; unless otherwise specified.
SYMBOL
y
fs
C
ig1-ss
C
ig2-ss
C
oss
C
rss
F
PARAMETER
forward transfer admittance
input capacitance at gate 1
input capacitance at gate 2
output capacitance
noise figure
f = 1 MHz
f = 1 MHz
f = 1 MHz
f = 10.7 MHz; G
S
= 20 mS; B
S
= 0
f = 400 MHz; Y
S
= Y
S opt
f = 800 MHz; Y
S
= Y
S opt
G
tr
power gain
f = 200 MHz; G
S
= 2 mS; B
S
= B
S opt
;
G
L
= 0.5 mS; B
L
= B
L opt
f = 400 MHz; G
S
= 2 mS; B
S
= B
S opt
;
G
L
= 1 mS; B
L
= B
L opt
f = 800 MHz; G
S
= 3.3 mS; B
S
= B
S opt
;
G
L
= 1 mS; B
L
= B
L opt
X
mod
cross-modulation
input level for k = 1%; f
w
= 50 MHz;
f
unw
= 60 MHz; note 1
at 0 dB AGC
at 10 dB AGC
at 40 dB AGC
Note
1. Measured in Fig.21 test circuit.
90
−
100
−
92
105
−
−
−
dBµV
dBµV
dBµV
CONDITIONS
pulsed; T
j
= 25
°C
MIN.
25
−
−
−
−
−
−
−
−
−
−
TYP.
30
1.7
1
0.85
15
9
0.9
1.1
34.5
30.5
26.5
MAX.
40
2.2
−
−
30
11
1.5
1.8
−
−
−
UNIT
mS
pF
pF
pF
fF
dB
dB
dB
dB
dB
dB
reverse transfer capacitance f = 1 MHz
2000 Mar 29
4
Philips Semiconductors
Product specification
N-channel dual-gate PoLo MOS-FETs
BF1202; BF1202R;
BF1202WR
handbook, halfpage
20
MCD952
ID
(mA)
VG2-S
=
4 V
3.5 V
3V
2.5 V
handbook, halfpage
24
MCD953
16
2V
ID
(mA)
16
VG1-S
=
1.5 V
1.4 V
1.3 V
12
8
1.5 V
8
1.2 V
1.1 V
1V
4
1V
0
0
0.4
0.8
1.2
1.6
2
VG1-S (V)
0
0
2
4
6
8
0.9 V
10
VDS (V)
V
DS
= 5 V.
T
j
= 25
°C.
V
G2-S
= 4 V.
T
j
= 25
°C.
Fig.5 Transfer characteristics; typical values.
Fig.6 Output characteristics; typical values.
handbook, halfpage
100
MCD954
IG1
VG2-S
=
4 V
3.5 V
3V
handbook, halfpage
40
MCD955
(µA)
80
yfs
(mS)
30
VG2-S
=
4 V
3.5 V
3V
60
2.5 V
20
2.5 V
40
2V
10
20
1.5 V
0
0
0.5
1
1.5
1V
0
2
2.5
VG1-S (V)
0
4
8
12
16
20
ID (mA)
2V
V
DS
= 5 V.
T
j
= 25
°C.
V
DS
= 5 V.
T
j
= 25
°C.
Fig.7
Gate 1 current as a function of gate 1
voltage; typical values.
Fig.8
Forward transfer admittance as a function
of drain current; typical values.
2000 Mar 29
5