电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C133-35JCT

产品描述Dual-Port SRAM, 2KX16, 35ns, CMOS, PQCC68, PLASTIC, LCC-68
产品类别存储    存储   
文件大小512KB,共13页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C133-35JCT概述

Dual-Port SRAM, 2KX16, 35ns, CMOS, PQCC68, PLASTIC, LCC-68

CY7C133-35JCT规格参数

参数名称属性值
零件包装代码LCC
包装说明QCCJ,
针数68
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间35 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码S-PQCC-J68
长度24.2316 mm
内存密度32768 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
功能数量1
端口数量2
端子数量68
字数2048 words
字数代码2000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX16
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度5.08 mm
最小待机电流2 V
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度24.2316 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C133
CY7C143
2K x 16 Dual-Port Static RAM
Features
True dual-ported memory cells which allow
simultaneous reads of the same memory location
2K x 16 organization
0.65-micron CMOS for optimum speed/power
High-speed access: 25/35/55 ns
Low operating power: I
CC
= 150 mA (typ.)
• Fully asynchronous operation
Master CY7C133 expands data bus width to 32 bits or
more using slave CY7C143
BUSY output flag on CY7C133; BUSY input flag on
CY7C143
Available in 68-pin PLCC
Functional Description
The CY7C133 and CY7C143 are high-speed CMOS 2K by 16
dual-port static RAMs. Two ports are provided permitting
independent access to any location in memory. The CY7C133
can be utilized as either a stand-alone 16-bit dual-port static
RAM or as a master dual-port RAM in conjunction with the
CY7C143 slave dual-port device in systems requiring 32-bit or
greater word widths. It is the solution to applications requiring
shared or buffered data, such as cache memory for DSP,
bit-slice, or multiprocessor designs.
Each port has independent control pins; Chip Enable (CE),
Write Enable (R/W
UB
, R/W
LB
), and Output Enable (OE).
BUSY signals that the port is trying to access the same
location currently being accessed by the other port. An
automatic power-down feature is controlled independently on
each port by the Chip Enable (CE) pin.
The CY7C133 and CY7C143 are available in 68-pin PLCC.
Logic Block Diagram
CE
L
R/W
LUB
CE
R
R/W
RUB
R/W
LLB
OE
L
R/W
RLB
OE
R
I/O
8L
– I/O
15L
I/O
0L
– I/O
7L
BUSY
L[1]
A
10L
A
0L
ADDRESS
DECODER
I/O
CONTROL
I/O
CONTROL
I/O
8R
– I/O
15R
I/O
0R
– I/O
7R
BUSY
R
[ ]
1
MEMORY
ARRAY
ADDRESS
DECODER
A
10R
A
0R
CE
L
OE
L
R/W
LUB
R/W
LLB
ARBITRA
TION
LOGIC
(CY7C133 ONLY)
CE
R
OE
R
R/W
RUB
R/W
RLB
Note:
1. CY7C133 (Master): BUSY is open drain output and requires pull-up resistor. CY7C143 (Slave): BUSY is input.
Cypress Semiconductor Corporation
Document #: 38-06036 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised June 22, 2004

CY7C133-35JCT相似产品对比

CY7C133-35JCT CY7C133-25JCT CY7C133-55JCT CY7C133-35JIT CY7C133-25JIT
描述 Dual-Port SRAM, 2KX16, 35ns, CMOS, PQCC68, PLASTIC, LCC-68 Dual-Port SRAM, 2KX16, 25ns, CMOS, PQCC68, PLASTIC, LCC-68 Dual-Port SRAM, 2KX16, 55ns, CMOS, PQCC68, PLASTIC, LCC-68 Dual-Port SRAM, 2KX16, 35ns, CMOS, PQCC68, PLASTIC, LCC-68 Dual-Port SRAM, 2KX16, 25ns, CMOS, PQCC68, PLASTIC, LCC-68
零件包装代码 LCC LCC LCC LCC LCC
包装说明 QCCJ, QCCJ, QCCJ, QCCJ, QCCJ,
针数 68 68 68 68 68
Reach Compliance Code unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 35 ns 25 ns 55 ns 35 ns -
其他特性 FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE -
JESD-30 代码 S-PQCC-J68 S-PQCC-J68 S-PQCC-J68 S-PQCC-J68 -
长度 24.2316 mm 24.2316 mm 24.2316 mm 24.2316 mm -
内存密度 32768 bit 32768 bit 32768 bit 32768 bit -
内存集成电路类型 DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM -
内存宽度 16 16 16 16 -
功能数量 1 1 1 1 -
端口数量 2 2 2 2 -
端子数量 68 68 68 68 -
字数 2048 words 2048 words 2048 words 2048 words -
字数代码 2000 2000 2000 2000 -
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS -
最高工作温度 70 °C 70 °C 70 °C 85 °C -
组织 2KX16 2KX16 2KX16 2KX16 -
输出特性 3-STATE 3-STATE 3-STATE 3-STATE -
可输出 YES YES YES YES -
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 QCCJ QCCJ QCCJ QCCJ -
封装形状 SQUARE SQUARE SQUARE SQUARE -
封装形式 CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER -
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL -
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified -
座面最大高度 5.08 mm 5.08 mm 5.08 mm 5.08 mm -
最小待机电流 2 V 2 V 2 V 2 V -
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V -
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V -
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V -
表面贴装 YES YES YES YES -
技术 CMOS CMOS CMOS CMOS -
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL -
端子形式 J BEND J BEND J BEND J BEND -
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm -
端子位置 QUAD QUAD QUAD QUAD -
宽度 24.2316 mm 24.2316 mm 24.2316 mm 24.2316 mm -
厂商名称 - Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2410  1192  1110  2427  1122  49  24  23  1  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved