电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC2S30-5FG256I

产品描述FPGA, 384 CLBS, 50000 GATES, 263 MHz, PQFP144
产品类别半导体    可编程逻辑器件   
文件大小76KB,共6页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC2S30-5FG256I概述

FPGA, 384 CLBS, 50000 GATES, 263 MHz, PQFP144

现场可编程门阵列, 384 CLBS, 50000 门, 263 MHz, PQFP144

XC2S30-5FG256I规格参数

参数名称属性值
功能数量1
端子数量144
最大工作温度85 Cel
最小工作温度0.0 Cel
最大供电/工作电压2.62 V
最小供电/工作电压2.38 V
额定供电电压2.5 V
加工封装描述PLASTIC, TQFP-144
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.5000 mm
端子涂层MATTE TIN
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级OTHER
组织384 CLBS, 50000 GATES
最大FCLK时钟频率263 MHz
可配置逻辑模块数量384
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
等效门电路数量50000
一个CLB模块最大延时0.6000 ns

文档预览

下载PDF文档
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
0
R
Spartan-IIE 1.8V FPGA
Automotive XA Product Family:
Introduction and Ordering
0
DS106-1 (v2.0) August 9, 2013
0
Product Specification
Guaranteed to meet full electrical specifications over
T
J
= –40°C to +125°C
Second generation ASIC replacement technology
- Densities as high as 6,912 logic cells with up to
300,000 system gates
- Very low cost
System-level features
- SelectRAM+™ hierarchical memory:
·
16 bits/LUT distributed RAM
·
Configurable 4K-bit true dual-port block RAM
·
Fast interfaces to external RAM
- Dedicated carry logic for high-speed arithmetic
- Efficient multiplier support
- Cascade chain for wide-input functions
- Abundant registers/latches with enable, set, reset
- Four dedicated DLLs for advanced clock control
·
Eliminate clock distribution delay
·
Multiply, divide, or phase shift
- Four primary low-skew global clock distribution nets
- IEEE 1149.1 compatible boundary scan logic
Versatile I/O and packaging
- Low-cost packages available in all densities
- 19 high-performance interface standards
·
LVTTL, LVCMOS, HSTL, SSTL, AGP, CTT, GTL
·
LVDS and LVPECL differential I/O
- Up to 120 differential I/O pairs that can be input,
output, or bidirectional
Fully supported by powerful Xilinx ISE development
system
- Fully automatic mapping, placement, and routing
- Integrated with design entry and verification tools
- Extensive IP library including DSP functions
Introduction
The Xilinx Automotive (XA) Spartan™-IIE 1.8V Field-Pro-
grammable Gate Array family is specifically designed to
meet the needs of high-volume, cost-sensitive automotive
electronic applications. The family gives users high perfor-
mance, abundant logic resources, and a rich feature set, all
at an exceptionally low price. The five-member family offers
densities ranging from 50,000 to 300,000 system gates, as
shown in
Table 1.
System performance is supported beyond
200 MHz.
Spartan-IIE devices deliver more gates, I/Os, and features
per dollar than other FPGAs by combining advanced pro-
cess technology with a streamlined architecture based on
the proven Virtex™-E platform. Features include block RAM
(to 64K bits), distributed RAM (to 98,304 bits), 19 selectable
I/O standards, and four DLLs (Delay-Locked Loops). Fast,
predictable interconnect means that successive design iter-
ations continue to meet timing requirements.
XA devices are available in both the extended-temperature
Q-grade (-40
°
C to +125
°
C) and industrial I-grade (-40
°
C to
+100
°
C) and are qualified to the industry-recognized
AEC-Q100 standard.
The XA Spartan-IIE family is a superior alternative to
mask-programmed ASICs. The FPGA avoids the initial cost,
lengthy development cycles, and inherent risk of conven-
tional ASICs. Also, FPGA programmability permits design
upgrades in the field with no hardware replacement neces-
sary (impossible with ASICs).
Features
AEC-Q100 device qualification and full PPAP support
available in both extended temperature Q-grade and
I-grade
Table 1:
XA Spartan-IIE FPGA Family Members
Logic
Cells
1,728
2,700
3,888
5,292
6,912
Typical
System Gate Range
(Logic and RAM)
23,000 - 50,000
37,000 - 100,000
52,000 - 150,000
71,000 - 200,000
93,000 - 300,000
CLB
Array
(R x C)
16 x 24
20 x 30
24 x 36
28 x 42
32 x 48
Total
CLBs
384
600
864
1,176
1,536
Maximum
Available
User I/O
(1)
102
102
182
182
182
Maximum
Differential
I/O Pairs
83
86
114
120
120
Distributed
RAM Bits
24,576
38,400
55,296
75,264
98,304
Block
RAM Bits
32K
40K
48K
56K
64K
Device
XA2S50E
XA2S100E
XA2S150E
XA2S200E
XA2S300E
Notes:
1. User I/O counts include the four global clock/user input pins. See details in
Table 3, page 5
© 2002–2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS106-1 (v2.0) August 9, 2013
Product Specification
www.xilinx.com
1
【C2000 LaunchPad】电力线通信 (PLC)智能控制器
【C2000 LaunchPad】电力线通信 (PLC)智能控制器 一、功能描述采用TMS320F28027 实现最小的电力线通讯智能控制器,作为智能家具的一小控制单元,通过现成的家庭供电线路进行电力线载波通讯,实 ......
蓝雨夜 微控制器 MCU
GD32VF103V_EVAL使用USB转串口功能
单片机在调试的多少都会有向电脑发送数据的需要 GD32VF103V_EVAL自带了2个DB9的接口,因为手里没有对应的数据线无法连接电脑实现数据传输 另外GD32VF103V_EVAL开发板虽然带了CMSIS-DAP仿 ......
littleshrimp 国产芯片交流
竞赛准备的一些资料
本帖最后由 paulhyde 于 2014-9-15 09:10 编辑 竞赛准备的一些资料 ...
baihaowen633 电子竞赛
多片高速ADC和DAC在闭环系统中的作用
在当今工业自动化应用中,复杂的控制系统代替人工来操作不同的机器和过程。术语“自动化”指其智能化足以制定正确的过程决策从而实现目标结果的系统。我们这里所说的“系统”是指闭环控制系统 ......
fish001 模拟与混合信号
香主,IO口的上下拉电阻使用是否有什么特殊的地方?
现在发现,设置了下拉按键,外部没接下拉电阻,在按键按下接收到一次键值之后,却发现,无法再次触发了,不知为何?...
yangushi stm32/stm8
谁还知道带usb升级的mcu呀
我要的mcu带有otg的功能,优盘插上去就可以升级软件,不用电脑。mcu永远在主模式。...
bg9adj stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2297  1112  2640  639  1673  26  49  37  33  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved