电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC2V1000-5CS144C

产品描述FPGA, 768 CLBS, 500000 GATES, 750 MHz, PBGA256
产品类别半导体    可编程逻辑器件   
文件大小2MB,共318页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC2V1000-5CS144C概述

FPGA, 768 CLBS, 500000 GATES, 750 MHz, PBGA256

现场可编程门阵列, 768 CLBS, 500000 门, 750 MHz, PBGA256

XC2V1000-5CS144C规格参数

参数名称属性值
功能数量1
端子数量256
最大供电/工作电压1.58 V
最小供电/工作电压1.42 V
额定供电电压1.5 V
加工封装描述17 × 17 MM, 1 MM PITCH, MO-034AAF-1, FBGA-256
状态DISCONTINUED
工艺CMOS
包装形状SQUARE
包装尺寸GRID 阵列
表面贴装Yes
端子形式BALL
端子间距1 mm
端子涂层锡 铅
端子位置BOTTOM
包装材料塑料/环氧树脂
组织768 CLBS, 500000 门
最大FCLK时钟频率750 MHz
可配置逻辑模块数量768
可编程逻辑类型FIELD PROGRAMMABLE GATE 阵列
等效门电路数量500000
一个CLB模块最大延时0.3900 ns

文档预览

下载PDF文档
1
R
Virtex-II Platform FPGAs:
Complete Data Sheet
Product Specification
DS031 (v3.5) November 5, 2007
Module 1:
Introduction and Overview
7 pages
Summary of Features
General Description
Architecture
Device/Package Combinations and Maximum I/O
Ordering Examples
Module 3:
DC and Switching Characteristics
43 pages
Electrical Characteristics
Performance Characteristics
Switching Characteristics
Pin-to-Pin Output Parameter Guidelines
Pin-to-Pin Input Parameter Guidelines
DCM Timing Parameters
Source-Synchronous Switching Characteristics
Module 2:
Functional Description
41 pages
Detailed Description
-
-
-
-
-
-
-
Input/Output Blocks (IOBs)
Digitally Controlled Impedance (DCI)
Configurable Logic Blocks (CLBs)
18-Kb Block SelectRAM™ Resources
18-Bit x 18-Bit Multipliers
Global Clock Multiplexer Buffers
Digital Clock Manager (DCM)
Module 4:
Pinout Information
226 pages
Pin Definitions
Pinout Tables
-
-
-
-
-
-
-
-
-
-
CS144/CSG144 Chip-Scale BGA Package
FG256/FGG256 Fine-Pitch BGA Package
FG456/FGG456 Fine-Pitch BGA Package
FG676/FGG676 Fine-Pitch BGA Package
BG575/BGG575 Standard BGA Package
BG728/BGG728 Standard BGA Package
FF896 Flip-Chip Fine-Pitch BGA Package
FF1152 Flip-Chip Fine-Pitch BGA Package
FF1517 Flip-Chip Fine-Pitch BGA Package
BF957Flip-Chip BGA Package
Routing
Creating a Design
Configuration
IMPORTANT NOTE:
Page, figure, and table numbers begin at 1 for each module, and each module has its own Revision
History at the end. Use the PDF "Bookmarks" pane for easy navigation in this volume.
© 2000–2007 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other
trademarks are the property of their respective owners.
DS031 (v3.5) November 5, 2007
Product Specification
www.xilinx.com
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2773  2600  2764  707  712  44  3  51  24  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved