电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2548SA100BQ

产品描述CABGA-165, Tray
产品类别存储    存储   
文件大小497KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V2548SA100BQ概述

CABGA-165, Tray

71V2548SA100BQ规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码CABGA
包装说明TBGA, BGA165,11X15,40
针数165
制造商包装代码BQ165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源2.5,3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.25 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
IDT71V2546S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT™ SRAMs
IDT71V2548S/XS
IDT71V2546SA/XSA
2.5V I/O, Burst Counter
IDT71V2548SA/XSA
Pipelined Outputs
Features
The IDT71V2546/48 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 150 MHz
(3.8 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional Boundary Scan JTAG Interface (IEEE1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2546/48 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2546/48 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2546/48 has an on-chip burst counter. In the burst mode,
the IDT71V2546/48 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2546/48 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
1
©2007 Integrated Device Technology, Inc.
FEBRUARY 2007
DSC-5294/05
5294 tbl 01
第二届ARM中国微控制器技术研讨会
你知道吗?ARM每年可派出40亿个处理器,全球超过四分之一的电子产品使用了ARM技术,其中,以微控制器为主的嵌入式应用是未来10年增长最快的领域。 伴随着授权数量的增长,支持ARM微 ......
银座水王 单片机
改善平板显示器的音频性能
本帖最后由 dontium 于 2015-1-23 13:25 编辑 作者:Eric L. Droge 音频功率放大器 (APA) 技术的最新发展进一步提高了平板显示器的音质,使之具有了与其优质图像质量相称的音响效果。随着液 ......
德州仪器 模拟与混合信号
[KW41Z] Thread获取入网的节点地址列表方法
本帖最后由 allenliu 于 2017-7-5 12:31 编辑 Thread入网的时候会通过邻居发现(neighbor discover)来配置自身地址, 入网后第一件事是要获取设备的地址列表才能继续下一步操作比如开始硬件 ......
allenliu NXP MCU
关于扩展串口,如何连接的问题?
我想用2410扩展一个串口,请问那位知道扩展串口的原理?...
feiwest 嵌入式系统
问题分享:电池管理芯片中AFE和电池监视器有什么区别
本帖最后由 qwqwqw2088 于 2020-6-16 10:55 编辑 Q: TI 的电池管理芯片中有好几个种类,包括电量计,电池监视器和平衡器(这个又有模拟前端AFE,电池监视器),想请问这些都是做电池管理 ......
qwqwqw2088 模拟与混合信号
嵌入式 初学者问题!!
我学过c,java, 理解还可以!我想学嵌入式!曾经学过单片机,但基础很差!有人告诉我 先从单片机学起! 我需要 买板子吗?是不是 需要两块板子!一个先学单片机,一个学arm! 有没有 一块板 ......
twobyte 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 214  351  2401  27  2304  53  26  54  5  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved