电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2559S85BG8

产品描述PBGA-119, Reel
产品类别存储    存储   
文件大小993KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V2559S85BG8概述

PBGA-119, Reel

71V2559S85BG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码PBGA
包装说明BGA, BGA119,7X17,50
针数119
制造商包装代码BG119
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter,
Flow-Through Outputs
x
x
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V (±5%)I/O Supply (V
DDQ
)
Optional-Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
IDT71V2557S
IDT71V2559S
IDT71V2557SA
IDT71V2559SA
x
x
x
x
x
x
x
x
x
Description
The IDT71V2557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36 / 256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V2557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V2557/59 have an on-chip burst counter. In the burst
mode, the IDT71V2557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst
counter (ADV/LD = HIGH).
The IDT71V2557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball
grid array (BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2004 Integrated Device Technology, Inc.
OCTOBER 2004
DSC-4878/07
4878 tbl 01
如何将.cec文件转换成pbcxml文件?
我要将自己的2440 ce5.0平台的bsp移植到ce6.0平台,使用vs2005将smdk2440.cec文件打开想另存为pbcxml文件,可是在打开的时候出现一个错误对话框,提示如下信息: E:\Program Files\Microsoft ......
luotuo52 嵌入式系统
高分求助!EVC4.0, 现在用emulator仿真调试,但点击运行后,程序连执行都没执行,就提示:'xxx.dll'File not found
高分求助!EVC4.0, 现在用emulator仿真调试,但点击运行后,程序连执行都没执行,就提示:'xxx.dll'File not found 这个xxx.dll是自己以前与程序关联的自己编写的一个dll,但现在已经不用这个dll ......
zhaolequan 嵌入式系统
【暑期酷学】+ 在校生应该学什么?
【暑期酷学】+ 在校生应该学什么? 要谈这个话题我有些惭愧,因为我的经验和论坛里很多人比起来并不多,目前也不是工程师。呵呵,我只是聊聊我个人的想法。 经常碰到学生 ......
youki12345 综合技术交流
急招!!!
任职要求: 1、为TD-SCDMA Node B执行RF测试用例 2、在板卡级别组织和开发 HW RF测试环境 3、负责HW Node B系统的测试。 4、本科以上,硕士优先,主修通信或者相关领域。 5、非常了解HW RF ......
shenshen1010 无线连接
28335中断标志位是不是跟2812不同
2812在使用完中断後都要在标志位置1清除标志位可是我看28335的一本书,他在介绍中断时,却是在标志位置1来"产生"中断想询问一下,28335的中断标志位要清0是不是不能用置1了?要置0才行?...
fan0208 微控制器 MCU
iTOP-4412的Linux内核烧写问题
求各位指点迷津,本人正在学习iTOP-4412开发板,现在linux内核烧写的时候出了问题,生成的镜像文件都没错,按着教程来的,但是烧写成功后没有出现烧写应该出现的结果,不知是哪里出了问题?跪求 ......
18811707971 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 618  2249  1518  1043  43  25  9  38  36  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved