电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530GC33M0000DG

产品描述CMOS Output Clock Oscillator, 33MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530GC33M0000DG概述

CMOS Output Clock Oscillator, 33MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530GC33M0000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TRAY
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率33 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
xxxxx
:Sad: 本帖最后由 yrvine 于 2013-5-27 21:58 编辑 ]...
yrvine Microchip MCU
74HC595驱动器件的数量如何计算
如何计算模组240*120规格中需要的74HC595驱动器件的数量,请教各位大神.感谢 ...
刘祜赣 单片机
MSP430F5529在energia上开发怎么提高AD的采样频率呀,
现在只能采样2HZ左右的正弦波,频率增高了的话采集到的点就很少了,求助:Cry:...
821726034 微控制器 MCU
用单片机+DA实现的话,若要模拟锂电池的输出是否直接将DA输出串联?
如题,用单片机+DA实现的话,若要模拟锂电池的输出是否直接将DA输出串联?...
chenweigang 单片机
请教PDA开发
我用EVC开发PDA 对PDA有特殊要求吗,是不是像HP、DELL等普通PDA,还是必须用供二次开发的PDA 另外我如果用HP HX2490C的PDA,开发时用从微软官网上下载的SDK可以吗,还是要用HP hx2490c的专用SD ......
miko2007 嵌入式系统
verilog assign用法2
2)module assign_test ( clk, lhold, lholda ); input clk; input lhold; output lholda; reg lholda_r; always @(posedge clk) if (lhold) lholda_r<=lhold; else lholda_ ......
eeleader-mcu FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 351  2009  1615  1674  1090  11  31  47  57  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved