电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC4064ZC-75T48NE

产品描述EE PLD, 7.5ns, CMOS, PQFP48, 1 MM HEIGHT, TQFP-48
产品类别可编程逻辑器件    可编程逻辑   
文件大小3MB,共99页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

LC4064ZC-75T48NE概述

EE PLD, 7.5ns, CMOS, PQFP48, 1 MM HEIGHT, TQFP-48

LC4064ZC-75T48NE规格参数

参数名称属性值
厂商名称Lattice(莱迪斯)
零件包装代码QFP
包装说明TFQFP,
针数48
Reach Compliance Codecompliant
ECCN代码EAR99
最大时钟频率111 MHz
JESD-30 代码S-PQFP-G48
长度7 mm
专用输入次数4
I/O 线路数量32
端子数量48
组织4 DEDICATED INPUTS, 32 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
可编程逻辑类型EE PLD
传播延迟7.5 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.9 V
最小供电电压1.7 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
ispMACH 4000V/B/C/Z Family
®
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
November 2013
Data Sheet DS1020
Features
High Performance
f
MAX
= 400MHz maximum operating frequency
t
PD
= 2.5ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Extended: -40 to 130°C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
TQFP
4
4
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
100 TQFP
TQFP
4
4
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1.
2.
3.
4.
3.3V (4000V) only.
128-I/O and 160-I/O configurations.
Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
1.0mm thickness.
© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.3

LC4064ZC-75T48NE相似产品对比

LC4064ZC-75T48NE LC4064V-75T48NE LC4032V-75T44NE LC4032V-75T48NE LC4064V-75T44NE
描述 EE PLD, 7.5ns, CMOS, PQFP48, 1 MM HEIGHT, TQFP-48 EE PLD, 7.5ns, CMOS, PQFP48, 1 MM HEIGHT, TQFP-48 EE PLD, 7.5ns, CMOS, PQFP44, 1 MM HEIGHT, TQFP-44 EE PLD, 7.5ns, CMOS, PQFP48, 1 MM HEIGHT, TQFP-48 EE PLD, 7.5ns, CMOS, PQFP44, 1 MM HEIGHT, TQFP-44
厂商名称 Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
零件包装代码 QFP QFP QFP QFP QFP
包装说明 TFQFP, TFQFP, 1 MM HEIGHT, TQFP-44 TFQFP, 1 MM HEIGHT, TQFP-44
针数 48 48 44 48 44
Reach Compliance Code compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
最大时钟频率 111 MHz 111 MHz 111 MHz 111 MHz 111 MHz
JESD-30 代码 S-PQFP-G48 S-PQFP-G48 S-PQFP-G44 S-PQFP-G48 S-PQFP-G44
长度 7 mm 7 mm 10 mm 7 mm 10 mm
专用输入次数 4 4 2 4 2
I/O 线路数量 32 32 30 32 30
端子数量 48 48 44 48 44
组织 4 DEDICATED INPUTS, 32 I/O 4 DEDICATED INPUTS, 32 I/O 2 DEDICATED INPUTS, 30 I/O 4 DEDICATED INPUTS, 32 I/O 2 DEDICATED INPUTS, 30 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TFQFP TFQFP TQFP TFQFP TQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE FLATPACK, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD EE PLD
传播延迟 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 1.9 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 1.7 V 3 V 3 V 3 V 3 V
标称供电电压 1.8 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.8 mm 0.5 mm 0.8 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
宽度 7 mm 7 mm 10 mm 7 mm 10 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 665  2868  269  2627  1267  32  12  36  9  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved