电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS864236GE-250

产品描述Cache SRAM, 2MX36, 2.5ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小1MB,共40页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS864236GE-250概述

Cache SRAM, 2MX36, 2.5ns, CMOS, PBGA165, 17 X 15 MM, 1 MM PITCH, FBGA-165

GS864236GE-250规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间2.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度75497472 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
Product Preview
GS864218(B/E)/GS864236(B/E)/GS864272(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36, 1M x 72
36Mb S/DCD Sync Burst SRAMs
300 MHz–167 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS864218/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS864218/36/72 operates on a 2.5 V or 3.3 V power supply.
All input are 3.3 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 3.3 V and 2.5 V compatible.
Applications
The GS864218/36/72 is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Functional Description
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.3
3.0
3.3
400
480
590
5.5
5.5
285
330
425
-250
2.5
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.5
3.5
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.00 9/2004
1/40
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
CC2640R2F LaunchPad 评测 (3)新手入门
本帖最后由 dontium 于 2017-12-16 23:53 编辑 对于CC2640R2F的开发,TI提供了丰富的资源,资源简介见 https://bbs.eeworld.com.cn/thread-602493-1-1.html 首先要安装SDK,安装后,在它的 ......
dontium 无线连接
C语言函数速查手册 0.5
C语言函数速查手册 0.5...
鑫海宝贝 单片机
锁相放大器的设计
水个帖子,欢迎各位大神们前来指点。 这是在谷粉中看到的一个老外的设计,自己也设计了一个和这个类似的。 file:///C:/Users/HPF13B~1.HP-/AppData/Local/Temp/msohtmlclip1/01/clip_image0 ......
alva.wang 电子竞赛
RS-485网络故障查找与排除
作者:MikeFahrion,B&B电子/VanceVanDoren,CONTROLENGINEERING编辑顾问  尽管更加现代化的替代技术日益增多,但RS-485技术仍然在无数的通信网络中保持着中流砥柱的地位。以下是检查常见故 ......
totopper 工业自动化与控制
如何在ATMAGE16L上写些测试程序
第一次接触到单片机这块,前几天老师给了我一块带ATMAGE16L的开发板,上面只有一个JTAG接口,一个flash存储块,还有一个8兆的晶振元件(上面标有8.000,我对硬件不熟悉,不知道是不是 ......
limengsz 嵌入式系统
年终总结-思维之茅塞顿开
眼看17年就要来临了,16年就这样波澜不起伏的过去了, 只能感概时间流逝的太快了。写这篇总结时特意去看了下去年写的总结,美好的愿景,貌似没实现多少,虽然很多事都尝试了,但是由于各 ......
wateras1 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 510  2626  1633  1324  620  30  35  12  55  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved